

## AM35x SOM-M2 Hardware Specification

Hardware Documentation

Logic PD // Products Published: November 2009 Last revised: November 2013

This document contains valuable proprietary and confidential information and the attached file contains source code, ideas, and techniques that are owned by Logic PD, Inc. (collectively "Logic PD's Proprietary Information"). Logic PD's Proprietary Information may not be used by or disclosed to any third party except under written license from Logic PD, Inc.

Logic PD, Inc. makes no representation or warranties of any nature or kind regarding Logic PD's Proprietary Information or any products offered by Logic PD, Inc. Logic PD's Proprietary Information is disclosed herein pursuant and subject to the terms and conditions of a duly executed license or agreement to purchase or lease equipment. The only warranties made by Logic PD, Inc., if any, with respect to any products described in this document are set forth in such license or agreement. Logic PD, Inc. shall have no liability of any kind, express or implied, arising out of the use of the Information in this document, including direct, indirect, special or consequential damages.

Logic PD, Inc. may have patents, patent applications, trademarks, copyrights, trade secrets, or other intellectual property rights pertaining to Logic PD's Proprietary Information and products described in this document (collectively "Logic PD's Intellectual Property"). Except as expressly provided in any written license or agreement from Logic PD, Inc., this document and the information contained therein does not create any license to Logic PD's Intellectual Property.

The Information contained herein is subject to change without notice. Revisions may be issued regarding changes and/or additions.

© Copyright 2013, Logic PD, Inc. All Rights Reserved.

| REV | EDITOR      | REVISION DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCHEMATIC<br>PN & REV | APPROVAL | DATE     |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|----------|
| 1   | СМ          | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1013603<br>Rev B      | JCA      | 10/04/09 |
| 2   |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1013603<br>Rev B      | JCA      | 11/04/09 |
| 3   | см          | -Table 3.2: Updated DC Main Battery Active Current measurement<br>and clarified note explaining the conditions of that measurement;<br>Added note 4 regarding the 802.11 measurements;<br>-Section 6.3: Changed J3.36 to RFU from NAND_nCS; Changed<br>voltages for J3.35 and J3.37 to 1.8V from 3.3V or 1.8V; Changed<br>J3.39 to UART_DBG from RFU; Changed J3.41 to BT_DBG from<br>RFU; Changed J3.46 to NAND_SEL from RFU<br>-Minor grammatical edits throughout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1014320<br>Rev A      | NJK      | 02/18/10 |
| 4   | JCA         | -Added Sections 2.3.3 & 2.3.4 to point to the Appendices for<br>mechanical drawings<br>-Added Example Retention Methods mechanical drawings<br>-Section 3.8.2: Corrected number of McBSPs available on the SOM<br>to four since McBSP5 is used by the uP_HSBUSB signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1014320<br>Rev A      | JCA      | 04/02/10 |
| 5   | JCA         | -Section 3.4 & 3.5: Updated MAC address sticker information;<br>-Section 3.5.1: Added note about FM interface;<br>-Section 4.5.1.1: Corrected supported voltage range for<br>MAIN_BATT_IN input;<br>-Section 6.2 pins J2.49–52: Updated voltage and signal<br>descriptions for MAIN_BATT_IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1014320<br>Rev A      | СМ       | 05/27/10 |
|     |             | Official Release<br>-Added FCC Certification language throughout;<br>-Added 802.11n protocol throughout;<br>-Changed AM3517 microprocessor core to 600 MHz per TI spec;<br>-Table 2.1: Updated height for wireless configuration; Updated<br>weight for standard configuration SOM;<br>-Section 2.3.2: Added antenna note pertaining to FCC guidelines;<br>-Section 2.4: Added Industrial Temp range and note that<br>Industrial Temp models do not include Wi-Fi/BT;<br>-Table 3.1: Added USB0 and USB1 voltage parameters;<br>-Table 3.2: Updated Note 3 to indicate the Main Battery Active<br>Current was measured using a fully-populated SOM and the LCD<br>current was not included in the measurement; Added USB0 and<br>USB1 voltage parameters; Added 802.11n parameters.<br>-Added Section 3.5.1: 2.4GHz Antenna Information;<br>-Added Section 0: Wireless Software Requirements;<br>-Section 4.2: Corrected typo in reset signal names;<br>-Section 4.2: Corrected typo in reset signal names;<br>-Section 6.1: Throughout, updates to clarify signal descriptions;<br>J1.37 added microprocessor name and voltage; J1.85 specified<br>signal as Input and 5V, was IVA; Specified or changed IO<br>direction on J1.70, 89, 91; Added clarification to Note 1 that all IO<br>pins must be set to same voltage;<br>-Section 6.2: Throughout, updates to clarify signal descriptions;<br>J2.57 &J2.63 signal descriptions were reversed for Ethernet<br>activity and speed LEDs, this has been corrected; J2.84<br>description mistakenly called out McBSP1 instead of McBSP2;<br>Specified or changed IO direction on J2.17, 34, 36, 38, 40, 42,<br>44, 46, 72, 78, 81, 82, 84-86, 88; Added clarification to Note 1<br>that all IO pins must be set to same voltage;<br>-Section 6.3: Throughout, updates to clarify signal descriptions;<br>J3.16 changed direction to Output, voltage to 3.3V, and updated<br>description; Specified or changed IO direction on J3.1-5, 7-13, 15,<br>23-29, 77, 85-88; Added clarification to Note 1 that all IO pins<br>must be set to same voltage: | 1015592               |          |          |
| А   | JCA,<br>NJK | must be set to same voltage;<br>-Added mechanical drawing for AM35x SOM-M2 with wireless                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1015592<br>Rev A      | NJK      | 07/22/10 |
| В   | SMC, SO     | -Section 2.3.2 & 3.5.1: Added part number for antenna that ships                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1015592               | NJK, SO  | 02/23/12 |

# **Revision History**

| REV | EDITOR | REVISION DESCRIPTION                                                                                                                                                                                                                                                                                                                                                              | SCHEMATIC<br>PN & REV | APPROVAL | DATE     |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|----------|
|     |        | with EVM development kit;R-Section 4.4: Added paragraph regarding support of ETM signalson the AM35x SOM-M2;-Appendix C: Included new example clip retention methoddrawing featuring two hold-down clips                                                                                                                                                                          |                       |          |          |
| С   | NJK    | -Throughout: Updated wireless module references to reflect<br>upgrade to RFM WLS1271L module;<br>-FCC Certification Statement: Added final two paragraphs<br>regarding separation distance required for antenna;<br>-Table 3.2: Updated power numbers for wireless and Bluetooth;<br>-Section 3.5.1: Added wording about the U.FL to SMA cable<br>required to meet FCC guidelines |                       | so       | 10/18/12 |
| D   | SO     | -Throughout: Updated template; updated links for new support<br>site;<br>-Appendix A: Updated mechanical drawing for wireless version of<br>SOM;<br>-Appendix B: Updated mechanical drawing for non-wireless<br>version of SOM                                                                                                                                                    |                       | AL       | 11/08/13 |

Please check the Logic PD website<sup>1</sup> for the latest revision of this specification and other documents.

<sup>&</sup>lt;sup>1</sup> www.logicpd.com

#### **FCC Certification**

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Any changes or modifications not expressly approved by Logic PD could void the user's authority to use this device.

See the <u>AN 447 FCC Certification Guidelines for End Products Using the AM3517 SOM-M2</u><sup>2</sup> for FCC guidelines pertaining to use of this device in end products.

**NOTE:** This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

-Reorient or relocate the receiving antenna.

-Increase the separation between the equipment and receiver.

-Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.

-Consult the dealer or an experienced radio/TV technician for help.

To comply with FCC RF exposure requirements for mobile transmitting devices, this transmitter should only be used or installed at locations where there is at least 20 cm separation distance between the antenna and all persons.

To comply with FCC RF exposure limits for general population / uncontrolled exposure, the antenna(s) used for this transmitter must be installed to provide a separation distance of at least 20 cm from all persons and must not be co-located or operating in conjunction with any other antenna or transmitter.

<sup>&</sup>lt;sup>2</sup> <u>http://support.logicpd.com/DesktopModules/Bring2mind/DMX/Download.aspx?portalid=0&EntryId=925</u>

## **Table of Contents**

| 1 Introduction                                      | 1  |
|-----------------------------------------------------|----|
| 1.1 Product Overview                                |    |
| 1.2 Abbreviations, Acronyms, & Definitions          |    |
| 1.3 Nomenclature                                    |    |
| 1.4 Scope of Document                               |    |
| 1.5 Additional Documentation Resources              |    |
| 2 Functional Specification                          |    |
| 2.1 Microprocessor                                  |    |
|                                                     |    |
| 2.1.1 AM35x Microprocessor                          |    |
| 2.1.2 AM35x Microprocessor Block Diagram            |    |
| 2.2 SOM Interface                                   |    |
| 2.2.1 AM35x SOM-M2 Block Diagram                    |    |
| 2.3 Mechanical Specifications                       | 6  |
| 2.3.1 Interface Connectors                          |    |
| 2.3.2 Wireless Antenna Connection                   | 6  |
| 2.3.3 AM35x SOM-M2 Mechanical Drawings              | 6  |
| 2.3.4 Example AM35x SOM-M2 Retention Methods        |    |
| 2.4 Temperature Specifications                      |    |
| 3 Electrical Specification                          | 8  |
| 3.1 Clocks                                          |    |
| 3.2 Memory                                          |    |
| 3.2.1 Memory Management Unit                        |    |
| 3.2.2 DDR                                           |    |
| 3.2.3 NAND Flash                                    |    |
| 3.2.4 MMC/SD Support                                |    |
| 3.3 DMA                                             |    |
|                                                     |    |
| 3.4 10/100 Ethernet PHY                             |    |
| 3.5 802.11 Wireless Ethernet + Bluetooth            |    |
| 3.5.1 2.4 GHz Antenna Information                   |    |
| 3.5.2 FM Interface                                  |    |
| 3.6 Display Interface                               |    |
| 3.7 Video Processing Front End                      |    |
| 3.7.1 TV_OUT                                        | 12 |
| 3.8 Serial Interfaces                               | 12 |
| 3.8.1 CAN Controller                                | 12 |
| 3.8.2 McBSP                                         |    |
| 3.8.3 UARTs                                         |    |
| 3.8.4 McSPI                                         |    |
| 3.8.5 I2C                                           |    |
| 3.8.5.1 I2C1                                        |    |
| 3.9 USB Interface                                   |    |
| 3.10 ADC/Touch Interface                            |    |
|                                                     |    |
| 3.11 Real Time Clock                                |    |
| 3.12 General Purpose I/O                            |    |
| 3.13 Sysboot I/O                                    |    |
| 3.14 Expansion/Feature Options                      |    |
| 4 System Integration                                |    |
| 4.1 Custom Configuration                            |    |
| 4.2 Resets                                          |    |
| 4.2.1 Master Reset (RESPWRONn)—Reset Input          | 17 |
| 4.2.2 SOM-M2 Reset (RESOUTn)—Reset Output           | 17 |
| 4.2.3 SOM-M2 Reset (uP_RESWARMn)—Reset Input/Output |    |
| 4.3 Interrupts                                      |    |
| 4.4 JTAG Debugger Interface                         |    |
| 4.5 Power Management                                |    |
| 4.5.1 System Power Supplies                         |    |
|                                                     |    |

| 4.5.1.1 MAIN_BATT_IN                                           | 19 |
|----------------------------------------------------------------|----|
| 4.5.1.2 VRTC_IN                                                |    |
| 4.5.2 Dual Voltage I/O                                         |    |
| 4.5.3 System Power Management                                  |    |
| 4.5.4 System Power Sequencing                                  |    |
| 4.6 ESD Considerations                                         |    |
| 5 Memory & I/O Mapping                                         | 20 |
| 6 Pin Descriptions & Functions                                 |    |
| 6.1 J1 Connector 100-Pin Descriptions                          | 21 |
| 6.2 J2 Connector 100-Pin Descriptions                          |    |
| 6.3 J3 Connector 100-Pin Descriptions                          |    |
| Appendix A: AM35x SOM-M2 Mechanical Drawing (with Wireless)    | 38 |
| Appendix B: AM35x SOM-M2 Mechanical Drawing (without Wireless) | 40 |
| Appendix C: Example AM35x SOM-M2 Retention Methods             | 42 |

## **Table of Tables**

| Table 2.1: Mechanical Characteristics of SOM-M2                      | . 6 |
|----------------------------------------------------------------------|-----|
| Table 2.2: Board-to-Board Socket Connectors Manufacturer Information | . 6 |
| Table 2.3: Wireless Antenna Cable Manufacturer Information           | . 6 |
| Table 2.4: Temperature Characteristics of SOM                        | . 7 |
| Table 3.1: Absolute Power Maximum Ratings                            | . 8 |
| Table 3.2: Recommended Power Operating Conditions                    | . 8 |
| Table 3.3: AM3517Microprocessor Clocks                               |     |
| Table 3.4: I2C1 Bus Devices & Addresses                              | 14  |
| Table 3.5: Boot Strap Options                                        | 16  |
| Table 5.1: Chip Select Signals                                       | 20  |

## 1 Introduction

## 1.1 **Product Overview**

The AM35x System on Module (SOM) is a compact, product-ready hardware and software solution that fast forwards embedded designs. Based on the Texas Instruments (TI) Sitara AM35x microprocessor and designed in the SOM-M2 form factor, the AM35x SOM-M2 offers essential features for handheld and embedded networking applications.

The SOM-M2 is an off-the-shelf solution that allows customers to focus on their high-value core technologies. The standard SOM-M2 form factor allows developers to reuse existing baseboard designs when upgrading to new AM processors, which extends roadmap possibilities for their end-product. By starting with the corresponding AM3517 EVM or eXperimenter Development Kit, engineers can write application software on the same hardware that will be used in the final product.

The AM35x SOM-M2 is ideal for medical patient monitoring wearables and other portable instrumentation applications. The AM3517 includes an SGX530 graphics accelerator and multiple communication ports, including Bluetooth, wireless 802.11b/g/n, and wired 10/100 Ethernet. For commercial signage, medical imaging, avionics, and industrial displays, the AM3517 SOM-M2 allows for powerful versatility, long-life, and greener products.

## 1.2 Abbreviations, Acronyms, & Definitions

| ADC    | Analog to Digital Converter                                        |
|--------|--------------------------------------------------------------------|
| BSP    | Board Support Package                                              |
| BTB    | Board-to-Board                                                     |
| DDR    | Double Data Rate (RAM)                                             |
| DMA    | Direct Memory Access                                               |
| ESD    | Electrostatic Discharge                                            |
| FIFO   | First In First Out                                                 |
| GPIO   | General Purpose Input Output                                       |
| GPMC   | General Purpose Memory Controller                                  |
| GPO    | General Purpose Output                                             |
| HECC   | High End CAN Controller                                            |
| I2C    | Inter-Integrated Circuit                                           |
| 12S    | Inter-Integrated Circuit Sound                                     |
| IDC    | Insulation Displacement Connector                                  |
| IC     | Integrated Circuit                                                 |
| I/O    | Input/Output                                                       |
| IRQ    | Interrupt Request                                                  |
| LCD    | Liquid Crystal Display                                             |
| LDO    | Low Dropout (Regulator)                                            |
| McBSP  | Multi-channel Buffered Serial Port                                 |
| OTG    | On-the-Go (USB)                                                    |
| PCB    | Printed Circuit Board                                              |
| PCMCIA | Personal Computer Memory Card International Association (PC Cards) |
| PHY    | Physical Layer                                                     |
| PLL    | Phase Lock Loop                                                    |
| PWM    | Pulse Width Modulation                                             |
| RTC    | Real Time Clock                                                    |
| SCC    | Standard CAN Controller                                            |
| SDIO   | Secure Digital Input Output                                        |
| SDRAM  | Synchronous Dynamic Random Access Memory                           |

| SCCB   | Serial Camera Control Bus               |
|--------|-----------------------------------------|
| SOM    | System on Module                        |
| SOM-M2 | SOM form factor type                    |
| SSP    | Synchronous Serial Port                 |
| SPI    | Standard Programming Interface          |
| STN    | Super-Twisted Nematic (LCD)             |
| TFT    | Thin Film Transistor (LCD)              |
| TI     | Texas Instruments                       |
| TLB    | Translation Look-Aside Buffer           |
| TSC    | Touch Screen Controller                 |
| TTL    | Transistor-Transistor Logic             |
| UART   | Universal Asynchronous Receive Transmit |

## 1.3 Nomenclature

- The terms "SOM" and "SOM-M2" are used interchangeably throughout this document and can be assumed to mean the same thing within this text. The SOM-M2 is a specific form factor type of Logic PD's SOM.
- Within this document, AM35x is used to denote the AM3505 and AM3517 microprocessors; where differences between microprocessor features occur, the specific microprocessor name is used.

## 1.4 Scope of Document

This hardware specification is unique to the design and use of the AM3517 SOM-M2 as designed by Logic PD and does not intend to include information outside of that scope. Detailed information about the TI AM3517 microprocessor or any other device component on the SOM can be found in their respective manuals and specification documents; please see Section 1.5 for additional resources.

## 1.5 Additional Documentation Resources

The following documents or documentation resources are referenced within this hardware specification.

- TI's <u>AM3517/05 Sitara ARM Microprocessor Datasheet</u><sup>3</sup>
- TI's AM35x ARM Microprocessor Technical Reference Manual (TRM)<sup>3</sup>
- TI's <u>TPS65023 Datasheet</u><sup>4</sup>
- TI's <u>TSC2004 Datasheet</u><sup>5</sup>
- <u>ARM Cortex-A8 TRM</u><sup>6</sup>
- <u>USB 2.0 Specification</u>,<sup>7</sup> available from USB.org
- <u>U-Boot documentation</u><sup>8</sup>
- Logic PD's Hardware Design Files (BOM, Schematic, and Layout) for all boards included in the development kit (baseboard, SOM, LCD), as well as all standard configuration SOMs. Sign into your account on Logic PD's <u>support site</u><sup>9</sup> to access these files.

<sup>&</sup>lt;sup>3</sup> <u>http://www.ti.com/product/am3517</u>

<sup>&</sup>lt;sup>4</sup> http://www.ti.com/product/tps65023#technicaldocuments

<sup>&</sup>lt;sup>5</sup> http://www.ti.com/product/tsc2004#technicaldocuments

<sup>&</sup>lt;sup>6</sup> http://infocenter.arm.com/help/index.jsp.

<sup>&</sup>lt;sup>7</sup> <u>http://www.usb.org/developers/docs/</u>

<sup>&</sup>lt;sup>8</sup> <u>http://www.denx.de/wiki/U-Boot/WebHome</u>

<sup>&</sup>lt;sup>9</sup> http://support.logicpd.com/Home.aspx

## 2 Functional Specification

## 2.1 Microprocessor

#### 2.1.1 AM35x Microprocessor

The AM35x SOM-M2 uses TI's high-performance Sitara AM35x microprocessor. This device features the Superscalar ARM® Cortex<sup>™</sup>-A8 RISC core and provides many integrated on-chip peripherals, including:

- Superscalar ARM® Cortex<sup>™</sup>-A8 RISC core
  - Vector floating point unit
  - □ 16 Kbytes instruction L1 cache
  - □ 16 Kbytes data L1 cache
  - □ 256 Kbyte L2 cache
  - □ 64 Kbyte RAM
  - □ 112 Kbyte ROM
- Integrated display sub-system
  - Derallel HD at 24 bit color, plus NTSC, Composite
- Video Processing Front End
- POWERVR<sup>™</sup> SGX530 graphics accelerator from Imagination Technologies (AM3517)
- SDRAM Memory controller with EMIF4 and 1GByte address space
- GPMC memory controller with 16 bit bus, 8 chip selects, and NOR/NAND support
- Four UARTs
- Five multi-channel buffered serial ports (McBSP)
- Four McSPI
- CAN controller
- Three MMC/SD interfaces
- One 1-wire interface
- Three I2C interfaces
- 10/100 MBit Ethernet MAC with RMII interface
- High/Full/Low speed USB 2.0 On-the-Go (OTG) interface with integrated PHY
- High speed USB 2.0 Host interfaces
- Many general purpose I/O (GPIO) signals
- Programmable timers
- Watchdog timers
- Low power modes

**IMPORTANT NOTE:** The AM35x microprocessor is heavily multiplexed; using one peripheral may preclude the use of another. Users should carefully review the microprocessor pin out, SOM pin out, and AM35x multiplexing table. See TI's *AM35x ARM Microprocessor TRM* and *AM3517/05 Sitara ARM Microprocessor Datasheet* for additional information; the documents are available from TI's website and a link is provided in Section 1.5 above.

**IMPORTANT NOTE:** Please visit TI's website for errata on the AM35x processor.



#### 2.1.2 AM35x Microprocessor Block Diagram

Figure 2.1: AM35x Microprocessor Block Diagram

**NOTE:** The block diagram pictured above comes from TI's *AM3517/05 Sitara ARM Microprocessor Datasheet.* 

## 2.2 SOM Interface

Logic PD's common SOM interface allows for easy migration to new microprocessors and technology. Logic PD is constantly researching and developing new technologies to improve performance, lower cost, and increase feature capabilities. By using the common SOM footprint, it is possible to take advantage of Logic PD's work without having to re-spin an old design in certain cases dependent upon peripheral usage. Please <u>contact Logic PD</u><sup>10</sup> for more information.

<sup>&</sup>lt;sup>10</sup> <u>http://support.logicpd.com/TechnicalSupport/AskAQuestion.aspx</u>

In fact, encapsulating a significant amount of your design onto the SOM reduces any longterm risk of obsolescence. If a component on the SOM design becomes obsolete, Logic PD will simply design for an alternative part that is transparent to your product. Furthermore, Logic PD tests all SOMs prior to delivery, decreasing time-to-market and ensuring a simpler and less costly manufacturing process.



#### 2.2.1 AM35x SOM-M2 Block Diagram

## 2.3 Mechanical Specifications

| Parameter                     | Min | Typical           | Max | Unit   | Notes |
|-------------------------------|-----|-------------------|-----|--------|-------|
| Dimensions (without wireless) | _   | 40.9 x 51.2 x 4.4 | _   | mm     |       |
| Dimensions (with wireless)    | _   | 40.9 x 51.2 x 5.4 | _   | mm     |       |
| Weight                        | _   | 11.0              | _   | Grams  | 1     |
| Connector Insertion/Removal   | _   | 30                | _   | Cycles |       |

#### Table 2.1: Mechanical Characteristics of SOM-M2

#### TABLE NOTES:

1. May vary depending on SOM configuration.

#### 2.3.1 Interface Connectors

The AM35x SOM-M2 connects to a PCB baseboard through three 100-pin board-to-board (BTB) socket connectors.

| Table 2.2: Board-to-Board Socket Connectors Manufacturer Info | ormation |
|---------------------------------------------------------------|----------|
|---------------------------------------------------------------|----------|

| Ref Designator | Manufacturer | SOM-M2 Connector P/N | Mating Connector P/N |
|----------------|--------------|----------------------|----------------------|
| J1.3           | Hirose       | DF40C-100DP-0.4V(51) | DF40C-100DS-0.4V(51) |

#### 2.3.2 Wireless Antenna Connection

The mechanical drawing in Appendix A shows the location of the 802.11b/g/n Ethernet and Bluetooth antenna connector (J4) on the top side of the PCB. Table 2.3 contains the manufacturer information for the cables that Logic PD provides in the AM3517 EVM Development Kit.

**NOTE:** To comply with the FCC certification already completed on the AM35x SOM-M2, the antenna selected for an end product must meet FCC guidelines as described in Section 3.5.1.

| Ref Designator | Manufacturer      | P/N                     |
|----------------|-------------------|-------------------------|
| J4             | Hirose            | U.FL                    |
| Coax cable     | Sunridge Corp.    | MCBG-RH-54-080-SMAJB281 |
| Antenna        | Pulse Engineering | W1030                   |

Table 2.3: Wireless Antenna Cable Manufacturer Information

#### 2.3.3 AM35x SOM-M2 Mechanical Drawings

Please see Appendix A and Appendix B for mechanical drawings of the AM35x SOM-M2 and recommended baseboard footprint layout.

## 2.3.4 Example AM35x SOM-M2 Retention Methods

Please see Appendix C for mechanical drawings demonstrating three possible retention methods for the AM35x SOM-M2. These drawings are only meant to serve as possible solutions and should not be considered final designs for retention.

## 2.4 Temperature Specifications

| Parameter                        | Min | Typical | Мах | Unit | Notes |
|----------------------------------|-----|---------|-----|------|-------|
| Commercial Operating Temperature | 0   | 25      | 70  | °C   |       |
| Industrial Operating Temperature | -40 | 25      | 85  | °C   | 1     |
| Storage Temperature              | -40 | 25      | 85  | °C   |       |

#### Table 2.4: Temperature Characteristics of SOM

#### TABLE NOTES:

1. Industrial temperature configuration does not include Wi-Fi/Bluetooth module.

## 3 Electrical Specification

| Parameter                     | Symbol       | Rating     | Unit |
|-------------------------------|--------------|------------|------|
| DC Main Battery Input Voltage | MAIN_BATT_IN | 0.0 to 7.0 | V    |
| RTC Backup Battery Voltage    | VRTC_IN      | 0.0 to 5   | V    |
| USB0 VBUS Voltage             | USB0_VBUS    | 0.0 to 5.5 | V    |
| USB1 VBUS Voltage             | USB1_VBUS    | 0.0 to 6.0 | V    |

Table 3.1: Absolute Power Maximum Ratings

**NOTE:** These stress ratings are only for transient conditions. Operation at or beyond absolute maximum rating conditions may affect reliability and cause permanent damage to the SOM-M2 and its components.

| Parameter                      | Min         | Typical              | Мах         | Unit | Notes                                 |
|--------------------------------|-------------|----------------------|-------------|------|---------------------------------------|
| DC Main Battery Input Voltage  | 3.5         | 5                    | 6           | V    |                                       |
| DC Main Battery Active Current | —           | 302                  | —           | mA   | 3                                     |
| DC RTC Backup Battery Voltage  | 1.8         | 3.2                  | 5           | V    |                                       |
| DC USB0_VBUS Voltage           | _           | 5                    | _           | V    |                                       |
| DC USB1_VBUS Voltage           | 0           | 5                    | 5.5         | V    |                                       |
| 802.11b Transmit Power         | _           | +14.5                | _           | dBm  |                                       |
| 802.11b Receive Sensitivity    | _           | -87                  | -76         | dBm  | 4                                     |
| 802.11g Transmit Power         | —           | +13.5                | —           | dBm  |                                       |
| 802.11g Receive Sensitivity    | _           | -73                  | -68         | dBm  | 4                                     |
| 802.11n Transmit Power         | —           | +12.5                | —           | dBm  |                                       |
| 802.11n Receive Sensitivity    | —           | -67                  | -64         | dBm  | 4                                     |
| BT Transmit Power              | _           | +5.4<br>+6.6<br>+7.1 | _           | dBm  | GFSK<br>EDR, Pi/4-DQPSK<br>EDR, 8DPSK |
| BT Receive Sensitivity         | _           | -90                  | -70         | dBm  | 4                                     |
| Input Signal High Voltage      | 0.65 x VREF | _                    | VREF        | V    | 2                                     |
| Input Signal Low Voltage       | -0.3        | _                    | 0.35 x VREF | V    | 2                                     |
| Output Signal High Voltage     |             | _                    | VREF        | V    | 2                                     |
| Output Signal Low Voltage      | GND         | —                    | 0.2         | V    |                                       |

Table 3.2: Recommended Power Operating Conditions

## TABLE NOTES:

- 1. General note: CPU power rails are sequenced on the module.
- 2. VREF represents the peripheral I/O supply reference for the specific CPU voltage rail.
- 3. Measured across R178 with 4.2V input. Fully populated SOM running demo application on U-Boot/Linux version 2009.08. 4.3" display attached (but current from the display is not included in the measurement); no other peripherals attached.

4. Wireless receive numbers taken from the RFM WLS1271L Module Datasheet (Rev. I).

### 3.1 Clocks

The AM35x requires an oscillator to enable proper internal timing. A 26.000 MHz oscillator is used to generate many of the microprocessor's internal clocks via a series of Phase Lock Loops (PLLs) and signal dividers. To generate the core CPU clock, the 26.000 MHz signal is run through a Digital PLL controlled by the PRCM registers. Divisors are used to divide down the internal bus frequency to set the LCD, memory controller, camera interface, etc.

**IMPORTANT NOTE:** Please see TI's *AM35x ARM Microprocessor TRM* for additional information about microprocessor clocking.

The second required clock runs at 32.768 kHz and is connected directly to the AM35x. The 32.768 kHz clock is used for CPU start up and reference.

The CPU's core clock speed is initialized by software on the SOM-M2. The SDRAM bus speed is set at 166 MHz in U-Boot. Other clock speeds, such as core speed and specific serial baud rates, can be supported and modified in software for specific user applications.

The SOM-M2 provides an external bus clock, uP\_OBSCLK. This clock is driven by the SYS\_CLKOUT1 pin.

| AM35x Microprocessor<br>Signal Name | SOM-M2<br>Net Name | Default Software Value<br>in U-Boot |
|-------------------------------------|--------------------|-------------------------------------|
| CORE                                | N/A                | Up to 600 MHz                       |
| SDRC_CLK                            | uP_DDR_CLK         | 166 MHz                             |
| SYSCLKOUT1                          | uP_OBSCLK          | 26MHz                               |

Table 3.3: AM3517Microprocessor Clocks

### 3.2 Memory

#### 3.2.1 Memory Management Unit

The AM35x SOM has one memory management unit (MMU) for the microprocessor unit (MPU). The MPU MMU is described in the *ARM Cortex-A8 TRM*.

#### 3.2.2 DDR

The AM35x SOM uses a 32-bit memory bus to interface to two 16-bit DDR2 SDRAM memories. The memory on the SOM-M2 included in the AM3517 EVM Development Kit is 256 MB DDR2, organized as 64 Meg x 32.

Other memory densities may be available for SOMs in production volumes. Please <u>contact</u> <u>Logic PD</u> about custom configurations if your design requires different memory densities from Logic PD's standard SOM configurations.

#### 3.2.3 NAND Flash

The AM35x SOM-M2 uses the 16-bit GPMC memory bus to interface to a single 512 MB NAND flash memory chip.

It is possible to expand the system's non-volatile storage capability by adding external flash ICs, SD memory, NOR, or NAND flash on the user application board. See the AM3517 EVM Development Kit for reference designs or <u>contact Logic PD</u> for other possible peripheral designs.

#### 3.2.4 MMC/SD Support

The SOM-M2 directly supports a single SD/MMC slot. The SOM-M2 routes the signals for MMC1 to the baseboard connectors, allowing connections on a user design to a socket where a card can be mounted. MMC1 supports up to 8 data bits. The AM35x microprocessor has functionality for two more MMC peripherals: MMC2 is used for the RFM Wi-Fi/Bluetooth module on the SOM. It has functionality on the upper 4 data bits to support direction control for an SD/MMC buffer. MMC3 is an alternate pin mapping for other peripherals used elsewhere on the SOM.

The AM3517 eXperimenter Baseboard reference design includes a single SD/MMC connector. Please <u>contact Logic PD</u> for more information on implementing additional slots.

### 3.3 DMA

The AM35x has several DMA controllers:

- SDMA data transfers from the microprocessor to peripherals
- Display DMA
- USB High Speed (HS) DMA

The SDMA controller (DMA4) has the following features:

- 32 channels (independent, concurrent, variable data size, burst/chain, endian conversion)
- Memory to memory, memory to peripheral
- Interrupts
- 256 32-bit FIFOs

### 3.4 10/100 Ethernet PHY

The AM35x SOM-M2 uses an SMSC LAN8710 Ethernet PHY to provide an easy-to-use networking interface. The four analog PHY interface signals (transmit/receive) each require an external impedance matching circuit to operate properly. Logic PD provides an example circuit schematic in the *AM35x eXperimenter Board Schematics*. Please note the TX+/- and RX+/- pairs must be routed as differential pairs (at 100 ohms) on the baseboard PCB.

The 10/100 Ethernet MAC address can be found in two ways. One, the MAC address is printed on a sticker affixed to the top side of the SOM and is the address that **does not** follow this convention: 00:08:EE:xx:xx:xx. Two, the 10/100 Ethernet MAC address is stored within the AM35x microprocessor and can be obtained using software; please refer to TI's AM35x ARM *Microprocessor TRM* for this procedure.

## 3.5 802.11 Wireless Ethernet + Bluetooth

The SOM-M2 uses a RFM WLS1271L 802.11b/g/n + Bluetooth 2.1 Wireless IC to provide an easy-to-use wireless networking interface. The WLS1271L is connected to the AM35x through a combination of MMC, SDIO, and GPIO. The RF connector is located on the SOM at reference designator J4; J4 is shared between 802.11 and Bluetooth.

The MAC address for 802.11b/g/n is printed on a sticker affixed to the top side of the SOM-M2. The 802.11b/g/n MAC address follows this convention: 00:08:EE:xx:xx:xx

**NOTE:** Transmit power (VBAT) comes from U22, which converts the incoming voltage (MAIN\_BATT\_IN) to  $\sim$ 3.5V.

#### 3.5.1 2.4 GHz Antenna Information

The AM3517 EVM Development Kit includes a Pulse W1030 antenna. The AM35x SOM-M2 has been qualified to use this Pulse W1038, 4.9 dBi omni-directional antenna. Use of this antenna with a U.FL to RP-SMA cable (length of 80 mm or longer) will satisfy FCC regulations. If an antenna with a higher gain, of a different type, or with a shorter U.FL to RP-SMA cable is to be used, the end product may be subject to intentional radiation testing at a qualified test lab. Logic PD suggests consulting with a qualified test lab before making any changes to the antenna system.

**NOTE:** See the <u>AN 447 FCC Certification Guidelines for End Products Using the AM35x SOM-</u> <u>M2<sup>11</sup></u> for FCC compliance information pertaining to use of the AM35x SOM-M2 in end products.

#### 3.5.2 FM Interface

The RFM module on the SOM-M2 has FM capabilities. FM signals are routed to the baseboard connectors (see Section 6) for connection to audio processing and antenna.

**NOTE:** The FM interface is untested and not supported with software.

**IMPORTANT NOTE:** The FCC certification for the AM35x SOM-M2 does not cover FM signals; therefore, use of FM signals will require independent FCC testing and certification.

## 3.6 Display Interface

The AM35x processor has a built-in graphics controller supporting up to 24-bit parallel RGB (pixel rates up to 74.25 MHz enabling HD resolutions) along with two 10-bit Digital-to-Analog Converters (DAC) supporting composite NTSC/PAL video and Luma/Chroma Separate Video (S-Video). Image rotation, resizing, color space conversion, and 8-bit alpha blending functions are built in. See TI's AM35x ARM Microprocessor TRM for further information on the integrated LCD controller.

<sup>&</sup>lt;sup>11</sup> <u>http://support.logicpd.com/DesktopModules/Bring2mind/DMX/Download.aspx?portalid=0&EntryId=925</u>

The signals from the AM35x LCD controller are organized by bit and color and can be interfaced through the SOM-M2 expansion connectors. The signals from the SOM-M2 are driven from the 3.3V\_or\_1.8V rail. Logic PD has written drivers for panels of different types and sizes. Please <u>contact Logic PD</u> before selecting a display for your application.

**NOTE:** In 3.3V IO mode, an LCD can be driven directly from the AM3517 SOM-M2.

**NOTE:** The eXperimenter Kit Baseboard uses the standard Logic PD 16-bit LCD interface as well as a 24-bit HDMI transceiver.

**IMPORTANT NOTE:** Using the internal graphics controller may affect microprocessor performance. Selecting display resolutions and color bits per pixel will vary microprocessor busload.

## 3.7 Video Processing Front End

The AM35x has a built-in 16-bit video input port supporting RAW data interface, up 75 MHz pixel clock, REC656/CCIR656, YCbCr422 format (8- and 16-bit), black clamping signal generation, 10-bit to 8-bit A-law compression, and up to 16K pixels in horizontal and vertical directions. The signal input to the VPFE is through the CCDC bus connections. The SOM-M2 supports an 8-bit video input interface with control lines on the CCDC bus (see Section 6). See TI's AM35x ARM Microprocessor TRM and Logic PD's AM3517 Application Board Schematics for connection details.

## 3.7.1 TV\_OUT

The AM35x supports S-Video on the TV\_OUT signals (see Section 6 for details). Note that the TV\_OUT signals need to be routed at 75 ohms single ended. There are optional noise-filtering component locations on the SOM-M2 for the TV\_OUT signals.

## 3.8 Serial Interfaces

The SOM-M2 comes with the following serial channels: high-end CAN controller, multichannel buffered serial ports (McBSPs), four McSPI ports, up to four UARTS, and three I2C ports. If additional serial channels are required, please <u>contact Logic PD</u> for reference designs. Please see TI's *AM35x ARM Microprocessor TRM* for further information regarding serial communications.

#### 3.8.1 CAN Controller

The AM3517 has a high performance CAN 2.0B controller. It includes a CAN Protocol Kernel, a standard CAN controller (SCC), and a high-end CAN controller (HECC). The SCC supports 16 receive/transmit message objects, while the HECC supports 32 receive/transmit message objects. The HECC also supports 32 receive-identifier masks.

Other features of the CAN controller include:

- 1 Mbps data rate
- Programmable sampling rate

- Selectable edge for synchronization
- Automatic re-transmission
- Bus failure diagnostic
- Self test
- Wake-up on bus activity
- Auto reply

The signals from the SOM-M2 are driven from the 3.3V\_or\_1.8V rail. The end-product design must provide an external CAN transceiver. Logic PD has provided an example reference design with the *AM3517 Application Board Schematics*. When choosing a CAN transceiver, the designer should keep in mind bus loading, availability, ESD protection, and data rates.

#### 3.8.2 McBSP

The SOM-M2 provides access to four multi-channel buffered serial ports (McBSP) with the following capabilities:

- Full-duplex and multi-drop
- 512B FIFO on McBSP1, 3, 4; 5KB FIFO on McBSP2
- Max data rate of 48 Mbps
- I2S, PCM, and TDMI support
- Support for external clocks and frame sync
- Sidetone support on McBSP2/3 (requires channels are looped back)

The signals from the SOM-M2 are scaled to IO voltage levels (3.3V\_or\_1.8V), not RS232 level signals.

**NOTE:** McBSP5 is an alternate pin mapping of the HSUSB bus. On the AM35x SOM-M2, uP\_HSUSB is used for the USB host port and McBSP5 is not available.

#### 3.8.3 UARTs

The AM35x microprocessor has up to four asynchronous serial ports with the following capabilities:

- 16C750-compatible.
- IrDA and CIR support (UART3 only)
- 64 byte FIFO on receive and transmit
- Hardware or software flow control
- Baud rates to 3686400 bps

The signals from the SOM-M2 are TTL level signals (3.3V\_or\_1.8V), not RS232 level signals.

NOTE: UART4 is an alternate pin function of GPMC\_WAIT1/2.

#### 3.8.4 McSPI

The SOM-M2 makes McSPI ports 1 and 2 available. They have the following characteristics:

- Four channels / chip selects (McSPI1)
- Two channels / chip selects (McSPI2)

- Programmable frequency, polarity, and phase for each channel
- SPI word-lengths ranging from 4 bits to 32 bits
- Up to four master channels or single channel in slave mode
- Master multichannel mode with either full duplex or half duplex
- 64 byte FIFO

Please see TI's *AM35x ARM Microprocessor TRM* for further information. The signals from the SOM-M2 are TTL level signals (3.3V\_or\_1.8V), not RS232 level signals. Note that McSPI3 is an alternate function of MMC2, which is used for the on-board RFM Wi-Fi module.

#### 3.8.5 I2C

The AM35x microprocessor has three I2C ports with the following characteristics:

- Slave or master mode
- Serial camera control bus (SCCB) mode
- Compliant with I2C version 2.1
- Standard (100Kbps) and fast mode (400Kbps)
- High-speed mode up to 3.4Mbps
- 7- and 10-bit addressing
- 8 byte (I2C1, I2C2) and 64 byte (I2C3) FIFOs

Please see TI's *AM35x ARM Microprocessor TRM* for further information. The signals from the SOM-M2 are TTL level signals (3.3V or 1.8V), not RS232 level signals.

#### 3.8.5.1 I2C1

Table 3.4 lists the devices that are connected to the SOM-M2 I2C1 bus.

**IMPORTANT NOTE:** The INA219 Power Measurement ICs are only populated on the AM3517 SOM-M2 included with the AM3517 EVM Development Kit; they are connected to I2C1 only when resistors R200 and R201 are populated.

| Device   | Hex Address | Binary Address | Function                      |
|----------|-------------|----------------|-------------------------------|
| S35390   | 0x30        | 0b0110000      | RTC on I2C1                   |
| TPS65023 | 0x48        | 0b1001000      | PMIC on I2C1                  |
| TSC2004  | 0x4B        | 0b1001011      | Touch on I2C1                 |
| INA219   | 0x40        | 0b1000000      | 5V power measure on PM/I2C1   |
| INA219   | 0x41        | 0b1000001      | 1.2V power measure on PM/I2C1 |
| INA219   | 0x42        | 0b1000010      | VIO power measure on PM/I2C1  |
| INA219   | 0x43        | 0b1000011      | 1.8V power measure on PM/I2C1 |

Table 3.4: I2C1 Bus Devices & Addresses

#### 3.9 USB Interface

The AM35x SOM-M2 supports one USB 2.0 high-speed host port and one USB 2.0 OTG port; the USB PHY for the OTG port (USB0) is internal to the AM35x microprocessor. The SOM-M2

adds an external SMSC USB3320 PHY connected to the HSUSB bus to implement a high-speed host port (USB1). All ports can operate at up to 480 Mbit/sec.

**NOTE:** The host port (USB1) does not support full or low speed; to use full- or low-speed peripherals, an external hub is required.

A second host port can be implemented by connecting to the ETK bus (labeled uP\_HSUSB1) on connector J3. The third host port is an alternate pin function of other interfaces. Refer to the *AM3517 Application Board Schematics* for example circuitry.

For more information on pin-mapping and using both USB host and OTG interfaces, please see TI's AM35x ARM Microprocessor TRM.

**IMPORTANT NOTE:** In order to correctly implement USB on the SOM-M2, additional impedance matching circuitry may be required on the USBx\_D+ and USBx\_D- signals before they can be used. USB 2.0 requirements specify the signals must be routed as differential pairs with a 90 ohm differential impedance. Refer to the USB 2.0 Specification for detailed information.

## 3.10 ADC/Touch Interface

The SOM-M2 uses TI's TSC2004 touch screen controller (TSC). The controller includes a 12-bit analog-to-digital converter (ADC). This TSC is used to support standard 4-wire resistive touch panels and one auxiliary A/D signal. The device is connected to the CPU by the I2C1 interface. Please see TI's *TSC2004 Datasheet* for more information.

### 3.11 Real Time Clock

The SOM-M2 has a Seiko S35390 Real Time Clock (RTC) connected to I2C1. Note that the RTC requires an additional voltage (VRTC\_IN) to operate and to perform timekeeping when MAIN\_BATT\_IN is not present.

The voltage for the RTC comes from VRTC\_IN (see Section 6). The AM3517 EVM Development Kit reference design includes example circuitry to power VRTC\_IN from either the power supply or backup battery.

## 3.12 General Purpose I/O

Logic PD designed the SOM-M2 to be flexible and provide multiple options for analog and digital general purpose I/O (GPIO). There are numerous digital GPIO pins on the SOM-M2 that interface to the AM35x. See Section 6 of this document for more information. If certain peripherals are not desired, such as the LCD controller, chip selects, or UARTs, then more GPIO pins become available.

## 3.13 Sysboot I/O

The AM35x SOM-M2 has eight lines dedicated for Sysboot functionality. Two of these are pulled down on the SOM and are not connected externally (uP\_SYSBOOT7:8); the remainder

are routed to the baseboard connectors. Default resistors on the SOM-M2 set a boot order of: NAND, EMAC, USB, MMC1.

Changes to the boot order can be made with baseboard circuitry; however, four of the Sysboot lines (Sysboot1, 3, 4, 6) are used as GPIO on the SOM-M2 after boot.

**IMPORTANT NOTE:** When using the Sysboot pins as IO, be aware that they cannot be driven during reset.

| BOOT[8:0]     | Boot Order [BOOT5 = 0 default]  | Boot Order [BOOT5 = 1] |
|---------------|---------------------------------|------------------------|
| 0b0 01X0 1100 | (Default) NAND, EMAC, USB, MMC1 | EMAC, USB, MMC1, NAND  |
| 0b0 01X0 1101 | XIP, USB, UART, MMC1            | USB, UART, MMC1, XIP   |
| 0b0 01X0 1000 | XDOC, EMAC, USB, EMAC           | USB, XDOC              |
| 0b0 01X0 1001 | MMC2, EMAC, USB, EMAC           | USB, MMC2              |

Table 3.5: Boot Strap Options

## 3.14 Expansion/Feature Options

The SOM-M2 was designed for expansion and a variable feature set, providing all the necessary control signals and bus signals to expand the user's design. Some of these signals are buffered and brought out to the expansion connectors. It is possible for a user to expand the SOM-M2's functionality even further by adding host bus or ISA bus devices. Some features that are implemented on the AM35x microprocessor, but are not discussed herein, include: pulse width modulation (PWM), Secure Digital, MMC cards, SDIO cards, 1-wire interface, watchdog timers, or the debug module. See TI's *AM35x ARM Microprocessor TRM* and Logic PD's *AM3517 SOM-M2 Schematics* for more details. Logic PD has experience implementing additional options, including other audio codecs, Ethernet ICs, co-processors, and components on SOMs. Please <u>contact Logic PD</u> for potential reference designs before selecting your peripherals.

## 4 System Integration

## 4.1 Custom Configuration

The AM3517 SOM-M2 was designed to meet multiple applications for users with specific design and budget requirements. As a result, this SOM supports a variety of embedded operating systems, flexible DDR and flash memory footprints, and other hardware configurations. If your application needs require unique hardware or software configurations, please <u>contact Logic PD</u> about custom SOMs available in production volumes.

## 4.2 Resets

The SOM-M2 has a reset input (RESPWRONn) and a reset output (RESOUTn). External devices should use RESPWRONn to assert reset to the product. The SOM-M2 uses RESOUTn to indicate to other devices that the SOM-M2 is in reset.

#### 4.2.1 Master Reset (RESPWRONn)-Reset Input

Logic PD suggests that custom designs implementing the AM35x SOM-M2 use the RESPWRONn signal as the "pin-hole" reset used in commercial embedded systems. The RESPWRONn triggers a power-on-reset event to the AM35x microprocessor via the TPS65023 PMIC and resets the entire CPU.

**IMPORTANT NOTE:** Any custom reset circuit design should guard the assertion of the reset lines during a low-power state so as to prevent power-up in a low or bad power condition. (Powering up in a low or bad power condition will cause data corruption and, possibly, temporary system lock. Either one of the following two conditions will cause a system-wide reset: power on the RESPWRONn signal or a low pulse on the RESPWRONn signal.

#### Low Pulse on RESPWRONn Signal

A low pulse on the RESPWRONn signal for longer than 30 mS—asserted by an external source (for example, the reset button on the custom design application)—will bring RESOUTn low for 100 mS after the assertion source is de-asserted.

Logic PD suggests that for any external assertion source that triggers the RESPWRONn signal, analog or digital, de-bouncing should be used to generate a clean, one-shot reset signal.

### 4.2.2 SOM-M2 Reset (RESOUTn)—Reset Output

All hardware peripherals should connect their hardware-reset pin to the RESOUTn signal on the expansion connector. Internally, all SOM-M2 peripheral hardware reset pins are connected to the RESOUTn net.

If the reset circuit is asserted (active low), the user can expect to lose information stored in RAM. The data loss occurs because the CPU is reset to its reset defaults.

#### 4.2.3 SOM-M2 Reset (uP\_RESWARMn)—Reset Input/Output

uP\_RESWARMn is the raw AM35x reset I/O. As such, it is sensitive to external loading and no devices with active pull-ups should be added to this line. It is permissible to have active low circuitry on this line.

## 4.3 Interrupts

The AM35x incorporates the ARM Cortex-A8 interrupt controller which provides many inter-system interrupt sources and destinations. Most external GPIO signals can also be configured as interrupt inputs by configuring their pin control registers. Logic PD BSPs set up and process all SOM-M2 interrupt sources, onboard and external. Refer to TI's AM35x ARM Microprocessor TRM for further information on using interrupts. IRQn is routed to the baseboard, see Section 6 for details.

## 4.4 JTAG Debugger Interface

The JTAG connection on the AM35x allows recovery of corrupted flash memory and real-time application debug. There are several third-party JTAG debuggers available for TI microprocessors. The following signals make up the JTAG interface to the AM35x microprocessor: TDI, TMS, TCK, TDO, nTRST, RTCK, EMUO, EMU1, and RESOUTn (RESOUTn is only required for some JTAG tools; see the JTAG tool documentation for exact pin-out). These signals should interface directly to a 20-pin 0.1" through-hole connector, as shown on the *AM3517 eXperimenter Baseboard Schematic* document.

**IMPORTANT NOTE:** When laying out the 20-pin connector, realize that it may not be numbered as a standard 20-pin 0.1" insulation displacement connector (IDC) through-hole connector. See the AM3517 EVM Development Kit reference design for further details. Each JTAG tool vendor may define the 20-pin IDC connector pin out differently.

Although ETM connectors are not included on the AM35x SOM-M2, the signals for ETM are supported and go off-board on J3. A header can be placed on customized baseboards to utilize these signals for products in which ETM capabilities are desired. **NOTE:** The ETM signals should not be multiplexed elsewhere on the design, as they are high-speed signals and will be susceptible to noise.

### 4.5 Power Management

#### 4.5.1 System Power Supplies

In order to ensure a flexible design, the SOM-M2 has the following power inputs: MAIN\_BATT\_IN and VRTC. MAIN\_BATT\_IN is the power input to the SOM-M2 PMIC (TPS65023). The TPS65023 generates the on-board voltages for the AM35x and associated peripherals.

Note that 3.3V\_or\_1.8V is an output of the SOM PMIC and is the selectable IO voltage rail. The setting is determined by the baseboard design by using signal IO\_VOLTAGE\_SEL (see Section 6 for details).

**IMPORTANT NOTE:** 3.3V\_or\_1.8V is an output from the SOM-M2 and should only be used as a reference voltage input to level-shifting devices on baseboard designs.

#### 4.5.1.1 MAIN\_BATT\_IN

The MAIN\_BATT\_IN input is the main source of power for the SOM-M2. In normal configuration, this input expects a voltage from 3.5V to 5V. The TPS65023 power management controller takes the MAIN\_BATT\_IN rail input and creates all onboard voltages. If the design is required to maintain RAM contents in a critical power situation (e.g., low battery, loss of power), the MAIN\_BATT\_IN supply should be maintained above the minimum level at all costs (see Section •).

#### 4.5.1.2 VRTC\_IN

VRTC\_IN is used to power the real-time clock, U35. Always power this rail to maintain the clock and power state of the product. A lithium-ion coin cell typically supplies power to this rail. See the *AM3517 eXperimenter Baseboard Schematic* for details on powering VRTC\_IN.

#### 4.5.2 Dual Voltage I/O

The AM35x microprocessor and SOM-M2 uniquely support dual-voltage I/O. The user may select an operating voltage of either 1.8V or 3.3V through "IO\_VOLTAGE\_SEL" J1.37. For 3.3V operation, J1.37 should be left unconnected. For 1.8V operation, J1.37 should be tied directly to GND.

**IMPORTANT NOTE:** The IO\_VOLTAGE\_SEL line should only be changed with the SOM-M2powered off.

#### 4.5.3 System Power Management

Good power management design is important in any system development, and embedded system design is no exception. In embedded system design, power management is typically one of the most complicated areas due to the dramatic effect it has on product cost, performance, usability, and overall customer satisfaction. Many factors affect a power-efficient hardware design: power supply selection (efficiency), clocking design, IC and component selection, etc. The SOM was designed with these aspects in mind, while also providing maximum flexibility in software and system integration.

On the AM35x SOM-M2 there are many different software configurations that drastically affect power consumption: microprocessor core clock frequency, bus clock frequency, peripheral clocks, bus modes, power management states; peripheral power states and modes; product user scenarios; interrupt handling; and display settings (resolution, backlight, refresh, bits per pixel, etc). These settings are typically initialized in the startup software routines and may be modified later in the operating system and application software. Information for these items can be found in the appropriate documents such as the *U-Boot Manual* or the specific BSP manual.

#### 4.5.4 System Power Sequencing

Power sequencing for the AM35x SOM-M2 is handled by the TPS65023 PMIC.

**IMPORTANT NOTE:** External circuitry should guarantee that any voltages applied to SOM pins are present only after the SOM-M2 has completed its power-up sequence. Failure to do so may result in erratic SOM-M2 operation or device damage. One way to ensure this is to use the external reset (RESOUTn) as a gating signal for all external power supplies.

## 4.6 ESD Considerations

The SOM was designed to interface to a customer's peripheral board, while remaining low cost and adaptable to many different applications. The SOM does not provide any onboard ESD protection circuitry—this must be provided by the product it is used in. Logic PD has extensive experience in designing products with ESD requirements. Please <u>contact Logic PD</u> if you need any assistance in ESD design considerations.

## 5 Memory & I/O Mapping

On the AM35x microprocessor, all address mapping for the GPMC chip select signals is listed below.

Mapped "Chip Select" signals for the AM35x SOM-M2 are available as outputs from the microprocessor and are assigned as described in Table 5.1.

| Chip Select | Device/Feature  | Notes                                                                                          |
|-------------|-----------------|------------------------------------------------------------------------------------------------|
| nCS0        | NAND / boot NOR | Boot chip select for NAND device or external NOR (when configured on AM3517 Application Board) |
| nCS1        | External CS     | Available for use by an off-board external device                                              |
| nCS2        | External CS     | Available for use by an off-board external device                                              |
| nCS3        | External CS     | Available for use by an off-board external device                                              |
| nCS4:7      | Used as GPIO    | See Section 6 for details                                                                      |

Table 5.1: Chip Select Signals

## 6 Pin Descriptions & Functions

SOM Net Name: This is the name used in Logic PD's AM3517 SOM-M2 Schematics.

Microprocessor Name: This is the name used in TI's AM35x ARM Microprocessor Datasheet.

**I/O:** This indicates the default pin usage. Most pins can be configured as either input or output. Consult Logic PD's *AM3517 SOM-M2 Schematics* and TI's *AM35x ARM Microprocessor Datasheet* for more information.

**IMPORTANT NOTE:** All IO is run at either 3.3V or 1.8V; there is no individual pin selection of IO voltages.

**Description:** If a pull-up or pull-down resistor is present on the AM3517 SOM-M2, it will be noted here. Special usage tips and cautions will be noted here. Consult Logic PD's AM3517 SOM-M2 Schematics and TI's AM35x ARM Microprocessor Datasheet for more information.

## 6.1 J1 Connector 100-Pin Descriptions

| J1    |               | Microprocessor                                               |     |                              |                                                                                                                                                                                                                |
|-------|---------------|--------------------------------------------------------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | SOM Net Name  | Name                                                         | 1/0 | Voltage                      | Description                                                                                                                                                                                                    |
| J1.1  | uP_DSS_DOUT8  | DSS_DATA8/GPI<br>O_78/HW_DBG16                               | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD G3 data bit when operating in 16 bpp 5:6:5 color mode.                                                                                                                                                     |
| J1.2  | uP_DSS_DOUT0  | DSS_DATAO/UAR<br>T1_CTS/DSSVEN<br>C656_DATAO/GPI<br>O_70     | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD B1 data bit when operating in 16 bpp<br>5:6:5 color mode.                                                                                                                                                  |
| J1.3  | uP_DSS_DOUT9  | DSS_DATA9/GPI<br>O_79/HW_DBG17                               | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_G4 data bit when operating in 16 bpp 5:6:5 color mode.                                                                                                                                                     |
| J1.4  | uP_DSS_DOUT1  | DSS_DATA1/UAR<br>T1_RTS/DSSVEN<br>C656_DATA1/GPI<br>O_71     | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_B2 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                  |
| J1.5  | uP_DSS_DOUT10 | DSS_DATA10/GPI<br>O_80                                       | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_G5 data bit when operating in 16 bpp 5:6:5 color mode.                                                                                                                                                     |
| J1.6  | uP_DSS_DOUT2  | DSS_DATA2/DSS<br>VENC656_DATA2/<br>GPIO_72                   | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_B3 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                  |
| J1.7  | uP_DSS_DOUT11 | DSS_DATA11/GPI<br>O_81                                       | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_R1 data bit when operating in 16 bpp 5:6:5 color mode.                                                                                                                                                     |
| J1.8  | uP_DSS_DOUT3  | DSS_DATA3/DSS<br>VENC656_DATA3/<br>GPIO_73                   | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_B4 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                  |
| J1.9  | uP_DSS_DOUT12 | DSS_DATA12/GPI<br>O_82                                       | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_R2 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                  |
| J1.10 | uP_DSS_DOUT4  | DSS_DATA4/UAR<br>T3_RX_IRRX/DSS<br>VENC656_DATA4/<br>GPI0_74 | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_B5 data bit when operating in 16<br>bpp 5:6:5 color mode. Notice that<br>LCD_B0 is omitted; LCD_B5 (Blue MSB)<br>is also connected to LCD_B0 (Blue LSB)<br>when driving an 18 bit display with 16<br>bits. |

| J1<br>Pin# | SOM Net Name    | Microprocessor<br>Name                                           | 1/0 | Voltage                      | Description                                                                                                                                                                                                  |
|------------|-----------------|------------------------------------------------------------------|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J1.11      | uP_DSS_DOUT13   | DSS_DATA13/GPI<br>O_83                                           | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_R3 data bit when operating in 16 bpp 5:6:5 color mode.                                                                                                                                                   |
| J1.12      | uP_DSS_DOUT5    | DSS_DATA5/UAR<br>T3_TX_IRTX/DSS<br>VENC656_DATA5/<br>GPI0_75     | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_G0 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                |
| J1.13      | uP_DSS_DOUT14   | DSS_DATA14/GPI<br>O_84                                           | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_R4 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                |
| J1.14      | uP_DSS_DOUT6    | DSS_DATA6/UAR<br>T1_TX/DSSVENC<br>656_DATA6/GPIO<br>_76/HW_DBG14 | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_G1 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                |
| J1.15      | uP_DSS_DOUT15   | DSS_DATA15/GPI<br>O_85                                           | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_R5 data bit when operating in 16<br>bpp 5:6:5 color mode. Notice that<br>LCD_R0 is omitted; LCD_R5 (Red MSB) is<br>also connected to LCD_R0 (Red LSB)<br>when driving an 18 bit display with 16<br>bits. |
| J1.16      | uP_DSS_DOUT7    | DSS_DATA7/UAR<br>T1_RX/DSSVENC<br>656_DATA7/GPIO<br>_77/HW_DBG15 | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD_G2 data bit when operating in 16<br>bpp 5:6:5 color mode.                                                                                                                                                |
| J1.17      | uP_DSS_HSYNC    | DSS_HSYNC/GPI<br>O_67/HW_DBG13                                   | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD Horizontal Sync signal.                                                                                                                                                                                  |
| J1.18      | uP_DSS_PCLK     | DSS_PCLK/GPIO_<br>66/HW_DBG12                                    | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD Pixel Clock signal. This signal has a 22 ohm series resistor on the SOM.                                                                                                                                 |
| J1.19      | DGND            | VSS                                                              | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                           |
| J1.20      | DGND            | VSS                                                              | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                           |
| J1.21      | uP_DSS_VSYNC    | DSS_VSYNC/GPI<br>O_68                                            | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD Vertical Sync signal.                                                                                                                                                                                    |
| J1.22      | RFU             | _                                                                | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                     |
| J1.23      | uP_DSS_ACBIAS   | DSS_ACBIAS/GPI<br>O_69                                           | 0   | 3.3V or 1.8V<br>(see Note 1) | LCD AC bias control (STN) or pixel data enable (TFT) signal.                                                                                                                                                 |
| J1.24      | CCDC_PCLK       | CCDC_PCLK/GPIO<br>_94/HW_DBG0                                    | I   | 3.3V or 1.8V<br>(see Note 1) | Video Processor Pixel Clock signal.                                                                                                                                                                          |
| J1.25      | uP_USB0_DRVVBUS | USBO_DRVVBUS/<br>UART3_TX_IRTX/<br>GPIO_125                      | 0   | 3.3V or 1.8V<br>(see Note 1) | Power enable for external USB0 power switch.                                                                                                                                                                 |
| J1.26      | CCDC_HD         | CCDC_HD/UART4<br>_RTS/GPIO_96                                    | Ι   | 3.3V or 1.8V<br>(see Note 1) | Video Processor Horizontal Sync signal.                                                                                                                                                                      |
| J1.27      | FM_AINR         | —                                                                | I   | -                            | Analog input to FM on RFM module.                                                                                                                                                                            |
| J1.28      | CCDC_VD         | CCDC_VD/UART4<br>_CTS/GPIO_97/H<br>W_DBG2                        | I   | 3.3V or 1.8V<br>(see Note 1) | Video Processor Vertical Sync signal.                                                                                                                                                                        |
| J1.29      | RESPWRONn       | TPS65023<br>HOT_RESET                                            | I   | MAIN_BATT_<br>IN             | Active low. External reset input to the SOM-M2. This signal should be used to reset all devices on the SOM-M2 including the CPU. 4.7k pull-up on SOM to MAIN_BATT_IN.                                        |
| J1.30      | CCDC_WEN        | CCDC_WEN/CCD<br>C_DATA9/UART4<br>_RX/GPIO_98/HW                  | I   | 3.3V or 1.8V<br>(see Note 1) | Video Processor Memory Write Enable signal.                                                                                                                                                                  |

| J1<br>Pin# | SOM Net Name   | Microprocessor<br>Name                                             | 1/0 | Voltage                      | Description                                                                                                    |
|------------|----------------|--------------------------------------------------------------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------|
|            |                | _DBG3                                                              |     |                              |                                                                                                                |
| J1.31      | IRQn           | SYS_NIRQ/GPIO_<br>0                                                | I   | 3.3V or 1.8V<br>(see Note 1) | Active low. Software can use as a hardware interrupt. This signal has a 4.7k pull-up on the SOM.               |
|            |                | CCDC_FIELD/CCD<br>C_DATA8/UART4<br>_TX/I2C3_SCL/G<br>PIO_95/HW_DBG |     | 3.3V or 1.8V                 |                                                                                                                |
| J1.32      | CCDC_FLD       | 1                                                                  | I   | (see Note 1)                 | Video Processor Field ID signal.                                                                               |
| J1.33      | RFU            | _                                                                  | NA  | NA                           | Reserved for future use. Do not connect.                                                                       |
| J1.34      | CCDC_D7        | CCDC_DATA7/GPI<br>O_106                                            | I   | 3.3V or 1.8V<br>(see Note 1) | Video Processor data bit 7.                                                                                    |
| J1.35      | RFU            |                                                                    | NA  | NA                           | Reserved for future use. Do not connect.                                                                       |
| J1.36      | CCDC_D6        | CCDC_DATA6/GPI<br>O_105                                            | Ι   | 3.3V or 1.8V<br>(see Note 1) | Video Processor data bit 6.                                                                                    |
| J1.37      | IO_VOLTAGE_SEL | TPS65023<br>DEFDCDC2                                               | I   | MAIN_BATT_<br>IN             | Input to TPS65023 PMIC. This signal has<br>a 4.7k pull-up resistor. See Section 4.5.2<br>for more information. |
| J1.38      | CCDC_D5        | CCDC_DATA5/GPI<br>O_104/HW_DBG7                                    | Ι   | 3.3V or 1.8V<br>(see Note 1) | Video Processor data bit 5.                                                                                    |
| J1.39      | FM_AOUTR       |                                                                    | 0   |                              | Connected to FM output of RFM module.                                                                          |
| J1.40      | CCDC_D4        | CCDC_DATA4/GPI<br>O_103/HW_DBG6                                    | I   | 3.3V or 1.8V<br>(see Note 1) | Video Processor data bit 4.                                                                                    |
| J1.41      | FM_AOUTL       |                                                                    | 0   | -                            | Connected to FM output of RFM module.                                                                          |
| J1.42      | CCDC_D3        | CCDC_DATA3/GPI<br>O_102/HW_DBG5                                    | Ι   | 3.3V or 1.8V<br>(see Note 1) | Video Processor data bit 3.                                                                                    |
| J1.43      | DGND           | —                                                                  | Ι   | GND                          | Ground. Connect to digital ground.                                                                             |
| J1.44      | UART1_TX       | UART1_TX/GPIO_<br>148                                              | 0   | 3.3V or 1.8V<br>(see Note 1) | UART1 Transmit signal.                                                                                         |
| J1.45      | FM_RXI         |                                                                    | Ι   | _                            | RX input of RFM module                                                                                         |
| J1.46      | UART1_CTS      | UART1_CTS/GPIO<br>_150                                             | I   | 3.3V or 1.8V<br>(see Note 1) | UART1 Clear To Send signal.                                                                                    |
| J1.47      | DGND           | —                                                                  | I   | GND                          | Ground. Connect to digital ground.                                                                             |
| J1.48      | UART1_RTS      | UART1_RTS/GPIO<br>_149                                             | 0   | 3.3V or 1.8V<br>(see Note 1) | UART1 Ready To Send signal.                                                                                    |
| J1.49      | CAN_RX         | HECC1_RXD/UAR<br>T3_RTS_SD/GPIO<br>_131                            | I   | 3.3V or 1.8V<br>(see Note 1) | HECC Receive input. Connect to CAN transceiver on baseboard.                                                   |
| J1.50      | UART1_RX       | UART1_RX/MCBS<br>P1_CLKR/MCSPI4<br>_CLK/GPIO_151                   | I   | 3.3V or 1.8V<br>(see Note 1) | UART1 Receive signal.                                                                                          |
| J1.51      | CAN_TX         | HECC1_TXD/UAR<br>T3_RX_IRRX/GPI<br>O_130                           | 0   | 3.3V or 1.8V<br>(see Note 1) | HECC Transmit output. Connect to CAN transceiver on baseboard.                                                 |
| J1.52      | UART3_RTS      | UART3_RTS_SD/<br>GPIO_164                                          | 0   | 3.3V or 1.8V<br>(see Note 1) | UART3 Ready To Send signal.                                                                                    |
| J1.53      | DGND           | _                                                                  | I   | GND                          | Ground. Connect to digital ground.                                                                             |
| J1.54      | UART3_CTS      | UART3_CTS_RCT<br>X/GPIO_163                                        | I   | 3.3V or 1.8V                 | UART3 Clear To Send signal.                                                                                    |

| J1<br>Pin# | SOM Net Name | Microprocessor<br>Name                          | 1/0 | Voltage                      | Description                                                                                                                     |
|------------|--------------|-------------------------------------------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
|            |              |                                                 |     | (see Note 1)                 |                                                                                                                                 |
| J1.55      | FM_TXO       |                                                 | 0   | —                            | Connected to FM output of RFM module.                                                                                           |
| J1.56      | MMC1_D6      | MMC1_DAT6/GPI<br>O_128                          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | _                                                                                                                               |
| J1.57      | FM_AINL      |                                                 | I   | _                            | Analog input to FM on RFM module.                                                                                               |
| J1.58      | MMC1_D7      | MMC1_DAT7/GPI<br>O_129                          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 7.                                                                                                                |
| J1.59      | MMC1_D0      | MMC1_DATO/MCS<br>PI2_CLK/GPIO_1<br>22           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 0.                                                                                                                |
| J1.60      | MMC2_D0      | MMC2_DATO/MCS<br>PI3_SOMI/UART4<br>_TX/GPI0_132 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 Data bit 0.                                                                                                                |
| J1.61      | MMC1_D1      | MMC1_DAT1/MCS<br>PI2_SIMO/GPIO_<br>123          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 1.                                                                                                                |
| J1.62      | MMC2_D1      | MMC2_DAT1/UAR<br>T4_RX/GPIO_133                 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 Data bit 1.                                                                                                                |
| J1.63      | MMC1_D2      | MMC1_DAT2/MCS<br>PI2_SOMI/GPI0_<br>124          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 2.                                                                                                                |
| J1.64      | MMC2_D2      | MMC2_DAT2/MCS<br>PI3_CS1/GPIO_1<br>34           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 Data bit 2.                                                                                                                |
| J1.65      | 3.3V_or_1.8V | VDDSHV                                          | 0   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use<br>this as a general purpose power source.<br>Use this pin to power level shifters etc. |
| J1.66      | MMC2_D3      | MMC2_DAT3/MCS<br>PI3_CS0/GPIO_1<br>35           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 Data bit 3.                                                                                                                |
| J1.67      | 3.3V_or_1.8V | VDDSHV                                          | 0   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use<br>this as a general purpose power source.<br>Use this pin to power level shifters etc. |
| J1.68      | TOUCH_X1     | —                                               | I   | 1.8V                         | Touch Left (X+) Input to TSC2004.                                                                                               |
| J1.69      | MMC1_D3      | MMC1_DAT3/MCS<br>PI2_CS0/GPIO_1<br>25           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 3.                                                                                                                |
| J1.70      | TOUCH_X2     | _                                               | I   | 1.8V                         | Touch Left (X-) Input to TSC2004.                                                                                               |
| J1.71      | MMC1_D4      | MMC1_DAT4/GPI<br>O_126                          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 4.                                                                                                                |
| J1.72      | TOUCH_Y1     |                                                 | Ι   | 1.8V                         | Touch Left (Y+) Input to TSC2004.                                                                                               |
| J1.73      | MMC1_D5      | MMC1_DAT5/GPI<br>O_127                          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Data bit 5.                                                                                                                |
| J1.74      | TOUCH_Y2     | —                                               | I   | 1.8V                         | Touch Left (Y-) Input to TSC2004.                                                                                               |
| J1.75      | MMC1_CMD     | MMC1_CMD/GPIO<br>_121                           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC1 Command signal.                                                                                                            |
| J1.76      | MMC2_CMD     | MMC2_CMD/MCS<br>PI3_SIMO/UART4<br>_RTS/GPI0_131 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 Command signal.                                                                                                            |

| J1<br>Pin# | SOM Net Name | Microprocessor<br>Name                                  | 1/0 | Voltage                      | Description                                                                                         |
|------------|--------------|---------------------------------------------------------|-----|------------------------------|-----------------------------------------------------------------------------------------------------|
| J1.77      | MMC1_CLK     | MMC1_CLK/GPIO<br>_120                                   | 0   | 3.3V or 1.8V<br>(see Note 1) | MMC1 Clock signal. This signal has a 47 ohm series resistor on the SOM.                             |
| J1.78      | MMC2_CLK     | MMC2_CLK/MCSP<br>I3_CLK/UART4_C<br>TS/GPIO_130          | 0   | 3.3V or 1.8V<br>(see Note 1) | MMC2 Clock signal. This signal has a 47<br>ohm series resistor on SOM.                              |
| J1.79      | DGND         | —                                                       | I   | GND                          | Ground. Connect to digital ground.                                                                  |
| J1.80      | DGND         | —                                                       | I   | GND                          | Ground. Connect to digital ground.                                                                  |
| J1.81      | uP_USB1_DM   |                                                         | 1/0 | (see Note 3)                 | USB1 Data Minus (see Note 4). Connects to USB3320 on the SOM.                                       |
| J1.82      | uP_USB0_DM   | USB0_DM/UART3<br>_RX_IRRX                               | 1/0 | (see Note 3)                 | USB0 Data Minus (see Note 4).                                                                       |
| J1.83      | uP_USB1_DP   |                                                         | 1/0 | (see Note 3)                 | USB1 Data Plus (see Note 4). Connects to USB3320 on the SOM.                                        |
| J1.84      | uP_USB0_DP   | USB0_DP/UART3<br>_TX_IRTX                               | 1/0 | (see Note 3)                 | USB0 Data Plus (see Note 4).                                                                        |
| J1.85      | USB1_VBUS    | _                                                       | I   | 5V                           | USB1 VBus. This signal is used by the USB3320 to determine when a device is connected/disconnected. |
| J1.86      | uP_USB0_ID   | USB0_ID                                                 | I   | (see Note 3)                 | USB0 ID signal.                                                                                     |
| J1.87      | USB0_VBUS    | USB0_VBUS                                               | I   | 5V or GND                    | USB0 VBus.                                                                                          |
| J1.88      | USB0_VBUS    | USB0_VBUS                                               | I   | 5V or GND                    | USB0 VBus.                                                                                          |
| J1.89      | UART2_CTS    | UART2_CTS/MCB<br>SP3_DX/GPT9_P<br>WM_EVT/GPIO_1<br>44   | I   | 3.3V or 1.8V<br>(see Note 1) | UART2 Clear To Send signal.                                                                         |
| J1.90      | 5V_IN        | _                                                       | I   | 5V                           | Not used on SOM-M2. Do not connect.                                                                 |
| J1.91      | UART2_RTS    | UART2_RTS/MCB<br>SP3_DR/GPT10_P<br>WM_EVT/GPIO_1<br>45  | 0   | 3.3V or 1.8V<br>(see Note 1) | UART2 Ready To Send signal.                                                                         |
| J1.92      | 5V_IN        | —                                                       | I   | 5V                           | Not used on SOM-M2. Do not connect.                                                                 |
| J1.93      | UART2_TX     | UART2_TX/MCBS<br>P3_CLKX/GPT11_<br>PWM_EVT/GPIO_<br>146 | 0   | 3.3V or 1.8V<br>(see Note 1) | UART2 Transmit signal.                                                                              |
| J1.94      | DGND         | VSS                                                     | Т   | GND                          | Ground. Connect to digital ground.                                                                  |
| J1.95      | UART2_RX     | UART2_RX/MCBS<br>P3_FSX/GPT8_PW<br>M_EVT/GPI0_147       | 0   | 3.3V or 1.8V<br>(see Note 1) | UART2 Receive signal.                                                                               |
| J1.96      | 5V_IN        | —                                                       | I   | 5V                           | Not used on SOM-M2. Do not connect.                                                                 |
| J1.97      | UART3_TX     | UART3_TX_IRTX                                           | 0   | 3.3V or 1.8V<br>(see Note 1) | UART3 Transmit signal.                                                                              |
| J1.98      | 5V_IN        | —                                                       | I   | 5V                           | Not used on SOM-M2. Do not connect.                                                                 |
| J1.99      | UART3_RX     | UART3_RX_IRRX                                           | I   | 3.3V or 1.8V<br>(see Note 1) | UART3 Receive signal.                                                                               |
| J1.100     | DGND         | VSS                                                     | I   | GND                          | Ground. Connect to digital ground.                                                                  |

### TABLE NOTES:

- 1. Most AM3517 SOM-M2 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. However, all IO pins must be set to the same voltage. The desired I/O voltage is set via J1.37. See Section 4.5.2 for more information.
- 2. At startup, the boot mode is determined by sampling uP\_SYS\_BOOT [0:6]. Resistors on the SOM pull these pins to a default value. User boards may select alternate boot modes by pulling selected pins opposite their default value; to do this, the user board must use resistors of much lower impedance than those used on the SOM. User boards must ensure that other circuits do not drive or load down these pins at startup. Driving/loading these pins at startup may cause the AM3517 microprocessor to latch an incorrect boot mode.
- 3. USB voltage levels follow the USB specification and depend on the USB operating speed. Please see the *USB 2.0 Specification* for more information.
- 4. Route USB signals as 45 ohms single ended, 90 ohm differential.

|            |               | <b>N</b> <i>a</i> :                                      |     |                              |                                                               |
|------------|---------------|----------------------------------------------------------|-----|------------------------------|---------------------------------------------------------------|
| J2<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                   | 1/0 | Voltage                      | Description                                                   |
| J2.1       | GPMC_D7       | GPMC_D7                                                  | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 7.                                          |
| J2.2       | ENET_INTn     | GPMC_NCS7/GPM<br>C_IO_DIR/0/GPT<br>8_PWM_EVT/GPI<br>O_58 | I   | 3.3V or 1.8V<br>(see Note 1) | Interrupt for Ethernet PHY (LAN9710).<br>4.7k pull-up on SOM. |
| J2.3       | GPMC_D8       | GPMC_D8/GPIO_<br>44                                      | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 8.                                          |
| J2.4       | GPMC_WAIT1    | GPMC_WAIT1/UA<br>RT4_TX/GPIO_63                          | I   | 3.3V or 1.8V<br>(see Note 1) | WAIT1 signal for GPMC interface.                              |
| J2.5       | GPMC_D9       | GPMC_D9/GPIO_<br>45                                      | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 9.                                          |
| J2.6       | GPMC_WAIT2    | GPMC_WAIT2/UA<br>RT4_RX/GPIO_64                          | I   | 3.3V or 1.8V<br>(see Note 1) | WAIT2 signal for GPMC interface.                              |
| J2.7       | GPMC_D10      | GPMC_D10/GPIO<br>_46                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 10.                                         |
| J2.8       | GPMC_NBE1     | GPMC_NBE1/GPI<br>O_61                                    | 0   | 3.3V or 1.8V<br>(see Note 1) | BYTE Enable 1 for GPMC Interface.                             |
| J2.9       | GPMC_D11      | GPMC_D11/GPIO<br>_47                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 11.                                         |
| J2.10      | GPMC_NBEO_CLE | GPMC_NBEO_CLE<br>/GPIO_60                                | 0   | 3.3V or 1.8V<br>(see Note 1) | BYTE Enable 0 for GPMC Interface.                             |
| J2.11      | GPMC_D12      | GPMC_D11/GPIO<br>_48                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 12.                                         |
| J2.12      | GPMC_WEn      | GPMC_NWE                                                 | 0   | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Write Enable.                                        |
| J2.13      | GPMC_D13      | GPMC_D11/GPIO<br>_49                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 13.                                         |
| J2.14      | GPMC_OEn      | GPMC_NOE                                                 | 0   | 3.3V or 1.8V                 | GPMC Bus Output Enable.                                       |

## 6.2 J2 Connector 100-Pin Descriptions

| J2<br>Pin#     | SOM Net Name         | Microprocessor<br>Name                                                   | 1/0 | Voltage                                      | Description                                                               |
|----------------|----------------------|--------------------------------------------------------------------------|-----|----------------------------------------------|---------------------------------------------------------------------------|
|                |                      |                                                                          |     | (see Note 1)                                 |                                                                           |
| J2.15          | GPMC_D14             | GPMC_D11/GPIO<br>_50                                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Data Bit 14.                                                     |
| J2.16          | GPMC_NADV_ALE        | GPMC_NADV_ALE                                                            | ο   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Latch Enable.                                            |
| J2.17          | GPMC_D15             | GPMC_D11/GPIO<br>_51                                                     | 1/0 | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Data Bit 15.                                                     |
| J2.18          | GPMC_CLK             | GPMC_CLK/GPIO<br>_59                                                     | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Clock.                                                           |
| J2.19          | DGND                 | VSS                                                                      | I   | GND                                          | Ground. Connect to digital ground.                                        |
| J2.20          | DGND                 | VSS                                                                      | I   | GND                                          | Ground. Connect to digital ground.                                        |
| J2.21          | RFU                  | _                                                                        | NA  | NA                                           | Reserved for future use. Do not connect.                                  |
| J2.22          | GPMC_nCS5            | GPMC_NCS5/SYS<br>_NDMAREQ2/0/G<br>PT10_PWM_EVT/<br>GPI0_56               | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Chip Select 5.                                                   |
| J2.23          | GPMC_A1              | GPMC_A1/GPIO_<br>34                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 1.                                                   |
| J2.24          | RTCINTn              | GPMC_NCS4/SYS<br>_NDMAREQ1/GPT<br>9_PWM_EVT/GPI<br>0_55<br>GPMC_A2/GPIO_ | 0   | 3.3V or 1.8V<br>(see Note 1)<br>3.3V or 1.8V | Active low. Real-Time Clock Interrupt.<br>This signal has a 4.7k pull-up. |
| J2.25<br>J2.26 | GPMC_A2<br>GPMC_nCS3 | 35<br>GPMC_NCS3/SYS<br>_NDMAREQ0/GPT<br>10_PWM_EVT/GPI<br>O_54           | 0   | (see Note 1)<br>3.3V or 1.8V<br>(see Note 1) | GPMC Bus Address Bit 2.<br>GPMC Bus Chip Select 3.                        |
| J2.27          | GPMC_A3              | GPMC_A3/GPIO_<br>36                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 3.                                                   |
| J2.28          | GPMC_nCS2            | GPMC_NCS2/GPT<br>9_PWM_EVT/GPI<br>O_53                                   | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Chip Select 2.                                                   |
| J2.29          | GPMC_A4              | GPMC_A4/GPIO_<br>37                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 4.                                                   |
| J2.30          | GPMC_nCS1            | GPMC_NCS1/GPI<br>O_52                                                    | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Chip Select 1.                                                   |
| J2.31          | GPMC_A5              | GPMC_A5/GPIO_<br>38                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 5.                                                   |
| J2.32          | GPMC_nCS0            | GPMC_nCS0                                                                | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Chip Select 0.                                                   |
| J2.33          | GPMC_A6              | GPMC_A6/GPIO_<br>39                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 6.                                                   |
| J2.34          | GPMC_D0              | GPMC_D0                                                                  | 1/0 | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Data Bit 0.                                                      |
| J2.35          | GPMC_A7              | GPMC_A7/GPIO_<br>40                                                      | 0   | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Address Bit 7.                                                   |
| J2.36          | GPMC_D1              | GPMC_D1                                                                  | 1/0 | 3.3V or 1.8V<br>(see Note 1)                 | GPMC Bus Data Bit 1.                                                      |

| J2<br>Pin# | SOM Net Name     | Microprocessor<br>Name | 1/0 | Voltage                      | Description                                                                                                                                                                                                            |
|------------|------------------|------------------------|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                  | GPMC_A8/GPIO_          | _   | 3.3V or 1.8V                 |                                                                                                                                                                                                                        |
| J2.37      | GPMC_A8          | 41                     | 0   | (see Note 1)                 | GPMC Bus Address Bit 8.                                                                                                                                                                                                |
| J2.38      | GPMC_D2          | GPMC_D2                | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 2.                                                                                                                                                                                                   |
| 52.50      |                  | GPMC_A9/SYS_N          | 1/0 |                              |                                                                                                                                                                                                                        |
|            |                  | DMAREQ2/GPIO_          |     | 3.3V or 1.8V                 |                                                                                                                                                                                                                        |
| J2.39      | GPMC_A9          | 42                     | 0   | (see Note 1)                 | GPMC Bus Address Bit 9.                                                                                                                                                                                                |
| J2.40      | GPMC_D3          | GPMC D3                | 1/0 | 3.3V or 1.8V (see Note 1)    | GPMC Bus Data Bit 3.                                                                                                                                                                                                   |
| JZ.40      |                  | GPMC_A10/SYS_          | 1/0 |                              |                                                                                                                                                                                                                        |
|            |                  | NDMAREQ3/GPIO          |     | 3.3V or 1.8V                 |                                                                                                                                                                                                                        |
| J2.41      | GPMC_A10         | _43                    | 0   | (see Note 1)                 | GPMC Bus Address Bit 10.                                                                                                                                                                                               |
| J2.42      |                  | GPMC D4                | 1/0 | 3.3V or 1.8V (see Note 1)    | GPMC Bus Data Bit 4.                                                                                                                                                                                                   |
|            | GPMC_D4          | GPINIC_D4              |     |                              |                                                                                                                                                                                                                        |
| J2.43      | RFU              | _                      | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                               |
| J2.44      | GPMC_D5          | GPMC_D5                | 1/0 | 3.3V or 1.8V<br>(see Note 1) | GPMC Bus Data Bit 5.                                                                                                                                                                                                   |
| J2.45      | RFU              | _                      | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                               |
|            |                  |                        |     | 3.3V or 1.8V                 |                                                                                                                                                                                                                        |
| J2.46      | GPMC_D6          | GPMC_D6                | 1/0 | (see Note 1)                 | GPMC Bus Data Bit 6.                                                                                                                                                                                                   |
| J2.47      | DGND             | VSS                    | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                     |
| J2.48      | DGND             | VSS                    | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                     |
| J2.49      | MAIN_BATT_IN     | _                      | I   | max 6V                       | External power source input. This signal should be driven directly by a single cell lithium-ion battery or a fixed regulated power source. See Sections <b>Error!</b><br><b>Reference source not found.</b> & 4.5.1.1. |
| J2.50      | MAIN_BATT_IN     | _                      | I   | max 6V                       | External power source input. This signal should be driven directly by a single cell lithium-ion battery or a fixed regulated power source. See Sections <b>Error! Reference source not found.</b> & 4.5.1.1.           |
| J2.51      | MAIN_BATT_IN     | _                      | I   | max 6V                       | External power source input. This signal should be driven directly by a single cell lithium-ion battery or a fixed regulated power source. See Sections <b>Error!</b><br><b>Reference source not found.</b> & 4.5.1.1  |
| J2.52      | MAIN_BATT_IN     | _                      | I   | max 6V                       | External power source input. This signal should be driven directly by a single cell lithium-ion battery or a fixed regulated power source. See Sections <b>Error! Reference source not found.</b> & 4.5.1.1.           |
| J2.53      | DGND             | VSS                    | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                     |
| J2.54      | DGND             | VSS                    | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                     |
| J2.55      | RFU              | _                      | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                               |
| J2.56      | TV_OUT1          | TV_OUT1                | 0   | _                            | Composite/Luma S-Video.                                                                                                                                                                                                |
| J2.57      | ETHER_LINK_ACT_L | _                      | 0   | _                            | Connect to anode of Ethernet Activity                                                                                                                                                                                  |

| J2<br>Pin# | SOM Net Name    | Microprocessor<br>Name                   | 1/0 | Voltage                      | Description                                                                                                                      |
|------------|-----------------|------------------------------------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|            | EDn             |                                          |     |                              | LED.                                                                                                                             |
| J2.58      | TV_OUT2         | TV_OUT2                                  | 0   |                              | Chroma S-Video.                                                                                                                  |
| J2.59      | uP_I2C3_SDA     | I2C3_SDA/GPIO_<br>185                    | 1/0 | 3.3V or 1.8V<br>(see Note 1) | I2C3 Serial Data.                                                                                                                |
| J2.60      | uP_I2C2_SDA     | I2C2_SDA/GPIO_<br>183                    | 1/0 | 3.3V or 1.8V<br>(see Note 1) | 12C2 Serial Data.                                                                                                                |
| J2.61      | uP_I2C3_SCL     | I2C3_SCL/GPIO_<br>184                    | 0   | 3.3V or 1.8V<br>(see Note 1) | 12C3 Serial Clock.                                                                                                               |
| J2.62      | uP_I2C2_SCL     | I2C2_SDA/GPIO_<br>168                    | 0   | 3.3V or 1.8V<br>(see Note 1) | I2C2 Serial Clock.                                                                                                               |
| J2.63      | ETHER_SPEED_LED | _                                        | о   | _                            | Connect to cathode of Ethernet Speed LED.                                                                                        |
| J2.64      | VRTC_IN         | _                                        | I   | 2V-5V                        | Voltage for Real-Time Clock on the SOM.                                                                                          |
| J2.65      | 3.3V_or_1.8V    | VDDSHV                                   | 0   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use<br>this as a general purpose power source.<br>Use this pin to power level shifters, etc. |
| J2.66      | uP_McBSP1_CLKR  | MCBSP1_CLKR/M<br>CSPI4_CLK/GPIO<br>_156  | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Receive Clock. This signal has a 22 ohm series resistor on the SOM.                                                       |
| J2.67      | 3.3V_or_1.8V    | VDDSHV                                   | О   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not use<br>this as a general purpose power source.<br>Use this pin to power level shifters, etc. |
| J2.68      | uP_McBSP_CLKS   | McBSP_CLKS                               | о   | 3.3V or 1.8V<br>(see Note 1) | McBSP Shared Clock. This signal has a 22 ohm series resistor on the SOM.                                                         |
| J2.69      | RFU             | —                                        | NA  | NA                           | Reserved for future use. Do not connect.                                                                                         |
| J2.70      | uP_MCBSP1_FSX   | MCBSP1_FSX                               | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Transmit Frame Sync signal.                                                                                               |
| J2.71      | ETHER_TX+       | _                                        | 0   | _                            | Ethernet Transmit plus (+). This signal has a 49.9 ohm pull-up on the SOM. See Note 2.                                           |
| J2.72      | uP_MCBSP1_DR    | MCBSP1_DR                                | I   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Receive Data signal.                                                                                                      |
| J2.73      | ETHER_TX-       | _                                        | ο   | _                            | Ethernet Transmit minus (-). This signal has a 49.9 ohm pull-up on the SOM. See Note 2.                                          |
| J2.74      | uP_MCBSP1_DX    | MCBSP1_DX                                | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Transmit Data signal.                                                                                                     |
| J2.75      | ETHER_RX+       | _                                        | I   | _                            | Ethernet Receive plus (+). This signal has<br>a 49.9 ohm pull-up on the SOM. See Note<br>2.                                      |
| J2.76      | uP_MCBSP1_FSR   | MCBSP1_FSR                               | Ι   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Receive Frame Synch signal.                                                                                               |
| J2.77      | ETHER_RX-       | _                                        | I   | _                            | Ethernet Receive minus (-). This signal<br>has a 49.9 ohm pull-up on the SOM. See<br>Note 2.                                     |
| J2.78      | uP_MCBSP1_CLKX  | MCBSP1_CLKX/M<br>CBSP3_CLKX/GPI<br>O_162 | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP1 Transmit Clock. This signal has a 22 ohm series resistor on the SOM.                                                      |
| J2.79      | DGND            | <b>—</b>                                 | I   | GND                          | Ground. Connect to digital ground.                                                                                               |

| J2<br>Pin# | SOM Net Name   | Microprocessor<br>Name                                                                              | 1/0 | Voltage                      | Description                                                                  |
|------------|----------------|-----------------------------------------------------------------------------------------------------|-----|------------------------------|------------------------------------------------------------------------------|
| J2.80      | DGND           | —                                                                                                   | I   | GND                          | Ground. Connect to digital ground.                                           |
| J2.81      | uP_SPI1_CLK    | MCSPI1_CLK/MM<br>C2_DAT4/GPIO_1<br>71                                                               | 0   | 3.3V or 1.8V<br>(see Note 1) | SPI1 clock signal. This signal has a 22 ohm series resistor on the SOM.      |
| J2.82      | uP_MCBSP2_CLKX | MCBSP2_CLKX/G<br>PIO_117                                                                            | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP2 Transmit Clock. This signal has a 22 ohm series resistor on the SOM.  |
| J2.83      | uP_SPI1_SOMI   | MCSPI1_SOMI/M<br>MC2_DAT6/GPI0<br>_173                                                              | I   | 3.3V or 1.8V<br>(see Note 1) | SPI1 Slave Out, Master In signal.                                            |
| J2.84      | uP_MCBSP2_FSX  | MCBSP2_FSX/GPI<br>O_116                                                                             | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP2 Transmit Frame Sync signal.                                           |
| J2.85      | uP_SPI1_SIMO   | MCSPI1_SIMO/M<br>MC2_DAT5/GPIO<br>_172                                                              | 0   | 3.3V or 1.8V<br>(see Note 1) | SPI1 Slave In, Master Out signal.                                            |
| J2.86      | uP_MCBSP2_DX   | MCBSP2_DX/GPI<br>O_119                                                                              | о   | 3.3V or 1.8V<br>(see Note 1) | McBSP2 Transmit Data signal.                                                 |
| J2.87      | uP_SPI1_SCSn0  | MCSPI1_CS0/MM<br>C2_DAT7/GPIO_1<br>74                                                               | 0   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 0 for SPI1.                                                      |
| J2.88      | uP_MCBSP2_DR   | MCBSP2_DR/GPI<br>O_118                                                                              | Ι   | 3.3V or 1.8V<br>(see Note 1) | McBSP2 Receive Data.                                                         |
| J2.89      | uP_SPI1_SCSn1  | MCSPI1_CS1/ADP<br>LLV2D_DITHERIN<br>G_EN2/MMC3_CM<br>D/GPI0_175                                     | 0   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 1 for SPI1.                                                      |
| J2.90      | RFU            | —                                                                                                   | NA  | NA                           | Reserved for future use. Do not connect.                                     |
| J2.91      | uP_SPI1_SCSn2  | MCSPI1_CS2/MM<br>C3_CLK/GPIO_17<br>6                                                                | 0   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 2 for SPI1. This signal has a 47 ohm series resistor on the SOM. |
| J2.92      | RFU            | —                                                                                                   | NA  | NA                           | Reserved for future use. Do not connect.                                     |
| J2.93      | uP_SPI1_SCSn3  | MCSPI1_CS3/HSU<br>SB2_TLL_DATA2/<br>HSUSB2_DATA2/<br>GPIO_177/MM_FS<br>USB2_TXDAT                   | 0   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 3 for SPI1.                                                      |
| J2.94      | RFU            | —                                                                                                   | NA  | NA                           | Reserved for future use. Do not connect.                                     |
| J2.95      | RFU            | -                                                                                                   | NA  | NA                           | Reserved for future use. Do not connect.                                     |
| J2.96      | uP_SPI2_CLK    | MCSPI2_CLK/HSU<br>SB2_TLL_DATA7/<br>HSUSB2_DATA7/<br>GPI0_178                                       | 0   | 3.3V or 1.8V<br>(see Note 1) | SPI2 Clock signal. This signal has a 22 ohm series resistor on the SOM.      |
| J2.97      | uP_SPI2_SCSn1  | MCSPI2_CS1/GPT<br>8_PWM_EVT/HSU<br>SB2_TLL_DATA3/<br>HSUSB2_DATA3/<br>GPIO_182/MM_FS<br>USB2_TXEN_N | 0   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 1 for SPI2.                                                      |
| J2.98      | uP_SPI2_SOMI   | MCSPI2_SOMI/GP<br>T10_PWM_EVT/H<br>SUSB2_TLL_DAT<br>A5/HSUSB2_DAT<br>A5/GPI0_180                    | I   | 3.3V or 1.8V<br>(see Note 1) | SPI2 Slave Out, Master In signal.                                            |

| J2<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                                          | 1/0 | Voltage                      | Description                       |
|------------|---------------|---------------------------------------------------------------------------------|-----|------------------------------|-----------------------------------|
| J2.99      | uP_SPI2_SCSn0 | MCSPI2_CSO/GPT<br>11_PWM_EVT/HS<br>USB2_TLL_DATA6<br>/HSUSB2_DATA6/<br>GPI0_181 | Ο   | 3.3V or 1.8V<br>(see Note 1) | Chip Select 0 for SPI2.           |
| J2.100     | uP_SPI2_SIMO  | MCSPI2_SIMO/GP<br>T9_PWM_EVT/HS<br>USB2_TLL_DATA4<br>/HSUSB2_DATA4/<br>GPI0_179 | 0   | 3.3V or 1.8V<br>(see Note 1) | SPI1 Slave In, Master Out signal. |

#### TABLE NOTES:

- 1. Most AM3517 SOM-M2 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. However, all IO pins must be set to the same voltage. The desired I/O voltage is set via J1.37. See Section 4.5.2 for more information.
- 2. Route Ethernet signals as 50 ohms single ended, 100 ohm differential.

### 6.3 J3 Connector 100-Pin Descriptions

| J3<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                        | 1/0 | Voltage                      | Description                                                                                                                                                                                                               |
|------------|---------------|---------------------------------------------------------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J3.1       | up_DSS_DOUT16 | DSS_DATA16/GP<br>IO_86                                        | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 16.                                                                                                                                                                                                      |
| J3.2       | up_SYS_BOOT2  | SYS_BOOT2/GPI<br>O_4                                          | I   | 3.3V or 1.8V<br>(see Note 1) | Boot Select 2. This signal may be used<br>as a GPIO after the boot process is<br>complete. This signal must not have a<br>load during boot so the boot sequence<br>is not disrupted. This signal has a 4.7k<br>pull-up.   |
| J3.3       | up_DSS_DOUT17 | DSS_DATA17/GP<br>IO_87                                        | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 17.                                                                                                                                                                                                      |
| J3.4       | up_SYS_BOOT5  | SYS_BOOT5/MM<br>C2_DIR_DAT3/G<br>PIO_7                        | Ι   | 3.3V or 1.8V<br>(see Note 1) | Boot Select 5. This signal may be used<br>as a GPIO after the boot process is<br>complete. This signal must not have a<br>load during boot so the boot sequence<br>is not disrupted. This signal has a 4.7k<br>pull-down. |
| J3.5       | up_DSS_DOUT18 | DSS_DATA18/MC<br>SPI3_CLK/DSS_<br>DATA4/GPI0_88               | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 18.                                                                                                                                                                                                      |
| J3.6       | HDQ_SIO       | HDQ_SIO/SYS_A<br>LTCLK/I2C2_SCC<br>BE/I2C3_SCCBE/<br>GPIO_170 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | One wire interface signal.                                                                                                                                                                                                |
| J3.7       | up_DSS_DOUT19 | DSS_DATA19/MC<br>SPI3_SIMO/DSS<br>_DATA3/GPI0_8<br>9          | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 19.                                                                                                                                                                                                      |
| J3.8       | PM_12C_SCL    | NA                                                            | Ι   | —                            | Power measurement I2C clock signal.                                                                                                                                                                                       |
| J3.9       | up_DSS_DOUT20 | DSS_DATA20/MC<br>SPI3_SOMI/DSS<br>_DATA2/GPIO_9               | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 20.                                                                                                                                                                                                      |

| J3<br>Pin# | SOM Net Name   | Microprocessor<br>Name                          | 1/0 | Voltage                      | Description                                                                                                                                                                                                                                                                                                  |  |
|------------|----------------|-------------------------------------------------|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            |                | 0                                               |     |                              |                                                                                                                                                                                                                                                                                                              |  |
| J3.10      | PM_I2C_SDA     | NA                                              | 1/0 | —                            | Power measurement I2C data signal.                                                                                                                                                                                                                                                                           |  |
| J3.11      | up_DSS_DOUT21  | DSS_DATA21/MC<br>SPI3_CS0/DSS_<br>DATA1/GPI0_91 | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 21.                                                                                                                                                                                                                                                                                         |  |
|            | <u> </u>       |                                                 |     |                              | Boot Select 0. This signal may be used<br>as a GPIO after the boot process is<br>complete. This signal must not have a<br>load during boot so the boot sequence                                                                                                                                              |  |
| J3.12      | up_SYS_BOOT0   | SYS_BOOT2/GPI<br>O_2                            | Ι   | 3.3V or 1.8V<br>(see Note 1) | is not disrupted. This signal has a 4.7k pull-down.                                                                                                                                                                                                                                                          |  |
| J3.13      | up_DSS_DOUT22  | DSS_DATA22/MC<br>SPI3_CS1/DSS_<br>DATA0/GPI0_92 | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 22.                                                                                                                                                                                                                                                                                         |  |
| J3.14      | RFU            | _                                               | NA  | N/A                          | Reserved for future use. Do not connect.                                                                                                                                                                                                                                                                     |  |
| J3.15      | up_DSS_DOUT23  | DSS_DATA23/DS<br>S_DATA5/GPIO_<br>93            | 0   | 3.3V or 1.8V<br>(see Note 1) | DSS bus data bit 23.                                                                                                                                                                                                                                                                                         |  |
| J3.16      | SYS_CLKREQ     | SYS_CLKREQ/GP<br>IO_1                           | I   | 3.3V or 1.8V<br>(see Note 1) | Active high. SYS_CLKREQ is connected<br>to the enable of the 26MHz main clock<br>oscillator. This signal may be driven<br>high when the SOM is in sleep state to<br>drive SYS_CLKOUT1 (uP_OBSCLK) out<br>without waking the AM3517. Please see<br>TI's AM35x ARM Microprocessor TRM for<br>more information. |  |
| J3.17      | RFU            | _                                               | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                                                                                     |  |
| J3.18      | uP_OBSCLK      | SYS_CLKOUT1/G<br>PIO_10                         | 0   | 3.3V or 1.8V<br>(see Note 1) | AM35x output clock (26 MHz). This signal has a 22 ohm series resistor on the SOM.                                                                                                                                                                                                                            |  |
| J3.19      | DGND           | VSS                                             | Ι   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                                                                                                           |  |
| J3.20      | DGND           | VSS                                             | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                                                                                                           |  |
| J3.21      | uP_McBSP4_CLKX | MCBSP4_CLKX/G<br>PIO_152/MM_FS<br>USB3_TXSE0    | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP4 Transmit Clock signal.                                                                                                                                                                                                                                                                                |  |
| J3.22      | uP_McBSP3_CLKX | MCBSP3_CLKX/U<br>ART2_TX/GPIO_<br>142/0         | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP3 Transmit Clock signal.                                                                                                                                                                                                                                                                                |  |
| J3.23      | uP_McBSP4_DX   | MCBSP4_DX/GPI<br>O_154/0/MM_FS<br>USB3_TXDAT    | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP4 Transmit Data signal.                                                                                                                                                                                                                                                                                 |  |
| J3.24      | uP_McBSP3_DX   | MCBSP3_DX/UAR<br>T2_CTS/GPIO_14<br>0/0          | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP3 Transmit Data signal.                                                                                                                                                                                                                                                                                 |  |
| J3.25      | uP_McBSP4_DR   | MCBSP4_DR/GPI<br>O_153/0/MM_FS<br>USB3_RXRCV    | I   | 3.3V or 1.8V<br>(see Note 1) | McBSP4 Receive Data signal.                                                                                                                                                                                                                                                                                  |  |
| J3.26      | uP_McBSP3_DR   | MCBSP3_DR/UAR<br>T2_RTS/GPIO_14<br>1/0          | I   | 3.3V or 1.8V<br>(see Note 1) | McBSP3 Receive Data signal.                                                                                                                                                                                                                                                                                  |  |
| J3.27      | uP_McBSP4_FSX  | MCBSP4_FSX/GP                                   | 0   | 3.3V or 1.8V                 | McBSP4 Transmit Sync signal.                                                                                                                                                                                                                                                                                 |  |

| J3<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                                    | 1/0 | Voltage                      | Description                                                                                                                                                                                                                       |  |
|------------|---------------|---------------------------------------------------------------------------|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            |               | IO_155/0/MM_F<br>SUSB3_TXEN_N                                             |     | (see Note 1)                 |                                                                                                                                                                                                                                   |  |
| J3.28      | uP_McBSP3_FSX | MCBSP3_FSX/UA<br>RT2_RX/GPIO_1<br>43/0                                    | 0   | 3.3V or 1.8V<br>(see Note 1) | McBSP3 Transmit Sync signal.                                                                                                                                                                                                      |  |
| J3.29      | BUFF_DIS      | —                                                                         | Ι   | NA                           | Used for test only. Do not connect.                                                                                                                                                                                               |  |
| J3.30      | CCDC_D0       | CCDC_DATA0/I2<br>C3_SDA/GPIO_9<br>9                                       | I   | 3.3V or 1.8V<br>(see Note 1) | CCDC bus data bit 0.<br>Reserved for future use. Do not                                                                                                                                                                           |  |
| J3.31      | RFU           | _                                                                         | NA  | NA                           | connect.                                                                                                                                                                                                                          |  |
| J3.32      | CCDC_D1       | CCDC_DATA1/GP<br>IO_100                                                   | I   | 3.3V or 1.8V<br>(see Note 1) | CCDC bus data bit 1.                                                                                                                                                                                                              |  |
| J3.33      | RFU           | _                                                                         | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                          |  |
| J3.34      | CCDC_D2       | CCDC_DATA2/GP<br>IO_101/HW_DBG<br>4                                       | ļ   | 3.3V or 1.8V<br>(see Note 1) | CCDC bus data bit 2.                                                                                                                                                                                                              |  |
| J3.35      | WLAN_RS232_RX | NA                                                                        | I   | 1.8V                         | Used for test only. Do not connect.                                                                                                                                                                                               |  |
| J3.36      | RFU           | _                                                                         | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                          |  |
| J3.37      | WLAN_RS232_TX | NA                                                                        | 0   | 1.8V                         | Used for test only. Do not connect.                                                                                                                                                                                               |  |
| J3.38      | MMC2_D4       | MMC2_DAT4/MM<br>C2_DIR_DAT0/M<br>MC3_DAT0/GPI0<br>_136                    | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 data bit 4.                                                                                                                                                                                                                  |  |
| J3.39      | UART_DBG      | —                                                                         | 0   | 1.8V                         | Used for test only. Do not connect.                                                                                                                                                                                               |  |
| J3.40      | MMC2_D5       | MMC2_DAT5/MM<br>C2_DIR_DAT1/M<br>MC3_DAT1/GPIO<br>_137/MM_FSUSB<br>3_RXDP | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 data bit 5.                                                                                                                                                                                                                  |  |
| J3.41      | BT_DBG        | —                                                                         | 0   | 1.8V                         | Used for test only. Do not connect.                                                                                                                                                                                               |  |
| J3.42      | MMC2_D6       | MMC2_DAT6/MM<br>C2_DIR_CMD/M<br>MC3_DAT2/GPI0<br>_138/0                   | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 data bit 6.                                                                                                                                                                                                                  |  |
| J3.43      | RFU           | _                                                                         | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                          |  |
| J3.44      | MMC2_D7       | MMC2_DAT7/MM<br>C2_CLKIN/MMC3<br>_DAT3/GPIO_13<br>9/0/MM_FSUSB3<br>_RXDM  | 1/0 | 3.3V or 1.8V<br>(see Note 1) | MMC2 data bit 7.                                                                                                                                                                                                                  |  |
| J3.45      | RFU           | _                                                                         | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                          |  |
| J3.46      | NAND_SEL      | _                                                                         | I   | 3.3V or 1.8V<br>(See Note 1) | Select line to choose between<br>GPMC_nCS0 and GPMC_nCS2 for NAND.<br>NAND_SEL high (default) will send<br>GPMC_nCS0 to NAND; NAND_SEL low<br>will send GPMC_nCS2 to NAND. Please<br>refer to the <i>AM3517 Application Board</i> |  |

| J3<br>Pin# | SOM Net Name | Microprocessor<br>Name                                                                     | 1/0 | Voltage                      | Description                                                                                                                                                                                                                                  |  |
|------------|--------------|--------------------------------------------------------------------------------------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            |              |                                                                                            |     |                              | <i>Schematics</i> for an example of external chip select usage.                                                                                                                                                                              |  |
| J3.47      | USB1_CPEN    | NA                                                                                         | 0   | 3.3V                         | External VBUS power supply control for USB1. Please see the SMSC USB3320 Datasheet for more information.                                                                                                                                     |  |
| J3.48      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.49      | RFU          | -                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.50      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.51      | DGND         | —                                                                                          | I   | GND                          | Ground. Connect to digital ground.                                                                                                                                                                                                           |  |
| J3.52      | uP_RESWARMn  | SYS_NRESWARM<br>/GPIO_30                                                                   | 1/0 | 3.3V or 1.8V<br>(see Note 1) | Active low. Reset output from the<br>AM3517 microprocessor. This signal is<br>open collector only. There should be no<br>pull-ups on this line. Use RESOUTn to<br>drive external device reset lines.                                         |  |
| J3.53      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.54      | RESOUTn      | NA                                                                                         | 0   | 3.3V or 1.8V<br>(see Note 1) | Active low. Buffered reset output from<br>the AM3517 microprocessor that drives<br>all onboard reset inputs. This signal<br>should be used to drive reset inputs on<br>external chips that require similar<br>timing to the onboard devices. |  |
| J3.55      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.56      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.57      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.58      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.59      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.60      | uP_I2C1_SCL  | I2C1_SCL                                                                                   | 0   | 3.3V or 1.8V<br>(see Note 1) | I2C1 clock signal.                                                                                                                                                                                                                           |  |
| J3.61      | RFU          | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.62      | uP_I2C1_SDA  | I2C1_SDA                                                                                   | 1/0 | 3.3V or 1.8V<br>(see Note 1) | I2C1 data signal.                                                                                                                                                                                                                            |  |
| J3.63      | ETK_D15      | ETK_D15/HSUSB<br>2_DATA1/GPIO_<br>29/MM_FSUSB2_<br>TXSE0/HSUSB2_<br>TLL_DATA1/HW_<br>DBG17 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 15.                                                                                                                                                                                                                         |  |
| J3.64      | RSRV01       | _                                                                                          | NA  | NA                           | Reserved for future use. Do not connect.                                                                                                                                                                                                     |  |
| J3.65      | 3.3V_or_1.8V | VDDSHV                                                                                     | 0   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not<br>use this as a general purpose power<br>source. Use this pin to power level                                                                                                                            |  |

| J3<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                                                        | 1/0 | Voltage                      | Description                                                                                                                        |  |
|------------|---------------|-----------------------------------------------------------------------------------------------|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
|            |               |                                                                                               |     |                              | shifters etc.                                                                                                                      |  |
| J3.66      | RSRV02        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.67      | 3.3V_or_1.8V  | VDDSHV                                                                                        | 0   | 3.3V or 1.8V<br>(see Note 1) | I/O Voltage Output from SOM. Do not<br>use this as a general purpose power<br>source. Use this pin to power level<br>shifters etc. |  |
| J3.68      | RSRV10        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.69      | ETK_D14       | ETK_D14/HSUSB<br>2_DATA0/GPIO_<br>28/MM_FSUSB2_<br>RXRCV/HSUSB2_<br>TLL_DATA0/HW_<br>DBG16    | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 14.                                                                                                               |  |
| J3.70      | RSRV11        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.71      | ETK_D13       | ETK_D13/HSUSB<br>2_NXT/GPIO_27/<br>MM_FSUSB2_RX<br>DM/HSUSB2_TLL<br>_NXT/HW_DBG1<br>5         | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 13.                                                                                                               |  |
| J3.72      | RSRV12        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.73      | ETK_D12       | ETK_D12/HSUSB<br>2_DIR/GPIO_26/<br>HSUSB2_TLL_DI<br>R/HW_DBG14                                | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 12.                                                                                                               |  |
| J3.74      | RSRV13        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.75      | uP_HSUSB1_CLK | ETK_CTL/MMC3_<br>CMD/HSUSB1_CL<br>K/GPIO_13/MM_<br>FSUSB1_RXDP/H<br>SUSB1_TLL_CLK/<br>HW_DBG1 | 0   | 3.3V or 1.8V<br>(see Note 1) | Not connected on the SOM (R1 absent).                                                                                              |  |
| J3.76      | RSRV14        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.77      | uP_HSUSB1_STP | ETK_CLK/MCBSP<br>5_CLKX/MMC3_C<br>LK/HSUSB1_STP<br>/GPIO_12/HSUS<br>B1_TLL_STP/HW<br>_DBG0    | 0   | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus STOP signal.                                                                                                   |  |
| J3.78      | RSRV15        | _                                                                                             | NA  | NA                           | Reserved for future use. Do not connect.                                                                                           |  |
| J3.79      | DGND          | _                                                                                             | I   | GND                          | Ground. Connect to digital ground.                                                                                                 |  |
| J3.80      | DGND          | —                                                                                             | I   | GND                          | Ground. Connect to digital ground.                                                                                                 |  |
| J3.81      | ETK_D11       | ETK_D11/MCSPI<br>3_CLK/HSUSB2_<br>STP/GPIO_25/M<br>M_FSUSB2_RXD<br>P/HSUSB2_TLL_              | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 11.                                                                                                               |  |

| J3<br>Pin# | SOM Net Name  | Microprocessor<br>Name                                                                                                      | 1/0 | Voltage                      | Description                                                                                                                                                             |
|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |               | STP/HW_DBG13                                                                                                                |     |                              |                                                                                                                                                                         |
| J3.82      | uP_TCK        | тск                                                                                                                         | I   | 3.3V or 1.8V<br>(see Note 1) | JTAG TCK signal.                                                                                                                                                        |
| J3.83      | ETK_D10       | _                                                                                                                           | 1/0 | 3.3V or 1.8V<br>(see Note 1) | ETK bus data bit 10.                                                                                                                                                    |
| J3.84      | uP_RTCK       | RTCK/ GP8[0]                                                                                                                | 0   | 3.3V or 1.8V<br>(see Note 1) | JTAG RTCK signal.                                                                                                                                                       |
| J3.85      | uP_HSUSB1_NXT | ETK_D9/SYS_SE<br>CURE_INDICATO<br>R/MMC3_DAT5/H<br>SUSB1_NXT/GPI<br>O_23/MM_FSUSB<br>1_RXDM/HSUSB<br>1_TLL_NXT/HW_<br>DBG11 | 0   | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus NEXT signal.                                                                                                                                        |
| J3.86      | uP_EMU1       | EMU1                                                                                                                        | I   | 3.3V or 1.8V<br>(see Note 1) | uP_EMU1 is part of the JTAG interface.<br>Please reference TI's AM35x ARM<br>Microprocessor TRM for more<br>information. This signal has a 4.7k pull-<br>up on the SOM. |
| J3.87      | uP_HSUSB1_DIR | ETK_D8/SYS_DR<br>M_MSECURE/MM<br>C3_DAT6/HSUSB<br>1_DIR/GPIO_22/<br>HSUSB1_TLL_DI<br>R/HW_DBG10                             | 0   | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus direction.                                                                                                                                          |
| J3.88      | uP_EMU0       | EMUO                                                                                                                        | I   | 3.3V or 1.8V<br>(see Note 1) | uP_EMU0 is part of the JTAG interface.<br>Please reference TI's AM35x ARM<br>Microprocessor TRM for more<br>information. This signal has a 4.7k pull-<br>up on the SOM. |
| J3.89      | uP_HSUSB1_D3  | ETK_D3/MCSPI3<br>_CLK/MMC3_DAT<br>3/HSUSB1_DATA<br>7/GPI0_17/HSU<br>SB1_TLL_DATA7<br>/HW_DBG5                               | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 3.                                                                                                                                         |
| J3.90      | uP_TDO        | TDO                                                                                                                         | 0   | 3.3V or 1.8V<br>(see Note 1) | JTAG TDO signal.                                                                                                                                                        |
| J3.91      | uP_HSUSB1_D6  | ETK_D6/MCBSP5<br>_DX/MMC3_DAT<br>2/HSUSB1_DATA<br>6/GPIO_20/HSU<br>SB1_TLL_DATA6<br>/HW_DBG8                                | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 6.                                                                                                                                         |
| J3.92      | uP_TDI        | TDI                                                                                                                         | 1   | 3.3V or 1.8V<br>(see Note 1) | JTAG TDI signal.                                                                                                                                                        |
| J3.92      | uP_HSUSB1_D5  | ETK_D5/MCBSP5<br>_FSX/MMC3_DAT<br>1/HSUSB1_DATA<br>5/GPIO_19/HSU<br>SB1_TLL_DATA5<br>/HW_DBG7                               | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 5.                                                                                                                                         |
| J3.94      | uP_TMS        | TMS                                                                                                                         | Ι   | 3.3V or 1.8V<br>(see Note 1) | JTAG TMS signal.                                                                                                                                                        |

| J3<br>Pin# | SOM Net Name | Microprocessor<br>Name                                                                                                 | 1/0 | Voltage                      | Description                     |
|------------|--------------|------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|---------------------------------|
|            |              | ETK_D4/MCBSP5<br>_DR/MMC3_DAT<br>0/HSUSB1_DATA<br>4/GPIO_18/HSU<br>SB1_TLL_DATA4                                       |     | 3.3V or 1.8V                 |                                 |
| J3.95      | uP_HSUSB1_D4 | /HW_DBG6                                                                                                               | 1/0 | (see Note 1)                 | High speed USB1 bus data bit 4. |
| J3.96      | uP_TRSTn     | TRST                                                                                                                   | Ι   | 3.3V or 1.8V<br>(see Note 1) | JTAG TRSTn signal.              |
| J3.97      | uP_HSUSB1_D7 | ETK_D3/MCSPI3<br>_CLK/MMC3_DAT<br>3/HSUSB1_DATA<br>7/GPI0_17/HSU<br>SB1_TLL_DATA7<br>/HW_DBG5                          | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 7. |
| J3.98      | uP_HSUSB1_D0 | ETK_DO/MCSPI3<br>_SIMO/MMC3_D<br>AT4/HSUSB1_DA<br>TA0/GPI0_14/M<br>M_FSUSB1_RXR<br>CV/HSUSB1_TLL<br>_DATA0/HW_DB<br>G2 | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 0. |
| J3.99      | uP_HSUSB1_D2 | ETK_D2/MCSPI3<br>_CS0/HSUSB1_D<br>ATA2/GPI0_16/<br>MM_FSUSB1_TX<br>DAT/HSUSB1_TL<br>L_DATA2/HW_D<br>BG4                | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 2. |
| J3.10<br>0 | uP_HSUSB1_D1 | ETK_D1/MCSPI3<br>_SOMI/HSUSB1_<br>DATA1/GPIO_15/<br>MM_FSUSB1_TX<br>SEO/HSUSB1_TL<br>L_DATA1/HW_D<br>BG3               | 1/0 | 3.3V or 1.8V<br>(see Note 1) | High speed USB1 bus data bit 1. |

#### TABLE NOTES:

1. Most AM3517 SOM-M2 I/O pins are dual-voltage capable; that is, the SOM I/O pins may be configured to operate at 3.3V or 1.8V. However, all IO pins must be set to the same voltage. The desired I/O voltage is set via J1.37. See Section 4.5.2 for more information.

Appendix A: AM35x SOM-M2 Mechanical Drawing (with Wireless)

Е

D

С

А







BOTTOM

|      | REVISIONS  |                                                                                                                                                       |          |  |  |  |  |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| REV. | ECO NUMBER | DESCRIPTION                                                                                                                                           | DATE     |  |  |  |  |
| A    | C029634    | INITIAL ENGINEERING RELEASE                                                                                                                           | 07.21.10 |  |  |  |  |
| В    | C036471    | UPDATED NOTE 3 TO INCLUDE: PLEASE NOTE THAT THEY ARE NOT<br>SEQUENTIAL, BUT ARE AS FOLLOWS: J1, J3, J2. ALSO ADDED NOTE TO<br>DENOTE THIS ON SHEET 2. | 05.13.13 |  |  |  |  |

Е

D

NOTES:

| $\wedge$ |                                                                                                                                              |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------|
|          | do not place any components within<br>Layout area of som                                                                                     |
| 2        | BASEBOARD CONNECTOR SPECIFICATION:<br>HIROSE DF40C-100DS-0.4V                                                                                |
| 3        | MACHINE PLACEMENT OF J1, J2, AND J3<br>IS HIGHLY RECOMMENDED. PLEASE NOTE THAT<br>THEY ARE NOT SEQUENTIAL, BUT ARE AS<br>FOLLOWS: J1, J3, J2 |
| 4        | ALL ALIGNED COMPONENTS TO BE WITHIN ±.075                                                                                                    |

5. DO NOT SCALE DRAWING





4

TOP

4



6

5

7

8

F

Е

D

С

А

8

7

6

5



ISOMETRIC VIEWS FOR REFERENCE ONLY

3

3



2

\_\_\_\_\_

2

1

F

Е

D

С

А

Appendix B: AM35x SOM-M2 Mechanical Drawing (without Wireless)

D

С

А







BOTTOM

|      |            | 2 1                                                                                                                                                   |          |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|      |            | REVISIONS                                                                                                                                             |          |
| REV. | ECO NUMBER | DESCRIPTION                                                                                                                                           | DATE     |
| А    | C06984     | INITIAL ENGINEERING RELEASE                                                                                                                           | 10.30.09 |
| В    | C029634    | UPDATED PIN LOCATIONS ON BASEBOARD FOOTPRINT                                                                                                          | 07.21.10 |
| С    | C036472    | UPDATED NOTE 3 TO INCLUDE: PLEASE NOTE THAT THEY ARE NOT<br>SEQUENTIAL, BUT ARE AS FOLLOWS: J1, J3, J2. ALSO ADDED NOTE TO<br>DENOTE THIS ON SHEET 2. | 05.13.13 |

# NOTES:

| 1  | DO NOT PLACE ANY COMPONENTS WITHIN<br>LAYOUT AREA OF SOM                                                                                     |
|----|----------------------------------------------------------------------------------------------------------------------------------------------|
| 2  | BASEBOARD CONNECTOR SPECIFICATION:<br>HIROSE DF40C-100DS-0.4V                                                                                |
| 3  | MACHINE PLACEMENT OF J1, J2, AND J3<br>IS HIGHLY RECOMMENDED. PLEASE NOTE THAT<br>THEY ARE NOT SEQUENTIAL, BUT ARE AS<br>FOLLOWS: J1, J3, J2 |
| 4  | ALL ALIGNED COMPONENTS TO BE WITHIN $\pm.075$                                                                                                |
| 5. | DO NOT SCALE DRAWING                                                                                                                         |
|    |                                                                                                                                              |

Е

D





5

TOP

4

4



6

5

7

8

F

Е

D

С

А

8

7

6



2



3



1

F

Е

D

С

А

AM35X SOM-M2 <u>SIZE</u> REV С <u>scale</u> 3:1 <u>DWG NO</u> 1014529 SHEET 2 OF 2

1



|   | 8        | 7                                        | 6        | 5                             |      |
|---|----------|------------------------------------------|----------|-------------------------------|------|
|   | ITEM NO. | DESCRIPTION                              | MFG      | PART NUMBER                   | QTY. |
|   | 1        | REPRESENTATIVE BASEBOARD                 | -        | -                             | 1    |
|   | 2        | AM3517 SOM-M2                            | LOGIC PD | DEPENDENT ON<br>CONFIGURATION | 1    |
| D | 3        | Standoff, m2 X 4mm                       | PEM      | SMTSO-M2-4                    | 4    |
|   | 4        | CLIP, SOM RETENTION PLATE<br>THERMAL PAD | LOGIC PD | LPD-SOM-CLIP1-THPAD           | 2    |
|   | 5        | CLIP, SOM RETENTION PLATE                | LOGIC PD | LPD-SOM-CLIP1                 | 2    |
|   | 6        | SCREW, PAN HEAD, M2 X 4MM                | _        | -                             | 4    |

6

5

## NOTES:

С

В

А

- 1. THIS IS THE RECOMMENDED RETENTION METHOD IF USING THE LOGIC PD RETENTION CLIP.
- 2. THERMAL PAD IS DIE CUT TO FIT RETENTION CLIP.
- BASEBOARD CONNECTOR SPECIFICATION: HIROSE DF40C-100DS-0.4V ∕3.∖
- 4. DO NOT SCALE DRAWING.









-PIN LOCATIONS

| B            | <u>title</u><br>AM3517 SOM-M2 CLIP<br>RETENTION SYSTEM | A            |
|--------------|--------------------------------------------------------|--------------|
| <u>SCALE</u> | DWG NO                                                 | <u>SHEET</u> |
| 1:1          | 1016204                                                | 2 OF 2       |
| 2            | 1                                                      |              |

D

1

С

А

|                                                               | REV. ECO NUMBER<br>A -                   | REVISIONS<br>DESCRIP<br>INITIAL RE |                                                                                      | DATE<br>02.12.10                                                                                            |
|---------------------------------------------------------------|------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| NOTES:<br>1. THE AM3517 SOM-M2 CA<br>2. REPRESENTATIVE ENCLOS | an be retained in place by the S<br>Sure | URROUNDING ENCLOS                  | SURE.                                                                                |                                                                                                             |
|                                                               |                                          |                                    | 2                                                                                    |                                                                                                             |
|                                                               |                                          |                                    |                                                                                      |                                                                                                             |
|                                                               |                                          |                                    | IN ACC<br>ASME<br>ALL<br>ARE I<br>UNLE<br>S<br>TOLER                                 | CORDANCE WITH<br>E Y14.5-2000<br>DIMENSIONS<br>N MILLIMETERS<br>ESS OTHERWISE<br>SPECIFIED<br>RANCES UNLESS |
| 0                                                             |                                          | SIZE                               | IN ACCASME<br>ALL<br>ARE II<br>UNLE<br>S<br>TOLER<br>OTHERM<br>X<br>X<br>X<br>X<br>X | E Y14.5-2000<br>DIMENSIONS<br>N MILLIMETERS<br>SS OTHERWISE<br>SPECIFIED                                    |